142d1f039Swdenk /* 20ac6f8b7Swdenk * Copyright 2004 Freescale Semiconductor. 342d1f039Swdenk * (C) Copyright 2002,2003 Motorola,Inc. 442d1f039Swdenk * Xianghua Xiao <X.Xiao@motorola.com> 542d1f039Swdenk * 642d1f039Swdenk * See file CREDITS for list of people who contributed to this 742d1f039Swdenk * project. 842d1f039Swdenk * 942d1f039Swdenk * This program is free software; you can redistribute it and/or 1042d1f039Swdenk * modify it under the terms of the GNU General Public License as 1142d1f039Swdenk * published by the Free Software Foundation; either version 2 of 1242d1f039Swdenk * the License, or (at your option) any later version. 1342d1f039Swdenk * 1442d1f039Swdenk * This program is distributed in the hope that it will be useful, 1542d1f039Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1642d1f039Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1742d1f039Swdenk * GNU General Public License for more details. 1842d1f039Swdenk * 1942d1f039Swdenk * You should have received a copy of the GNU General Public License 2042d1f039Swdenk * along with this program; if not, write to the Free Software 2142d1f039Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2242d1f039Swdenk * MA 02111-1307 USA 2342d1f039Swdenk */ 2442d1f039Swdenk 250ac6f8b7Swdenk /* 260ac6f8b7Swdenk * mpc8540ads board configuration file 270ac6f8b7Swdenk * 280ac6f8b7Swdenk * Please refer to doc/README.mpc85xx for more info. 290ac6f8b7Swdenk * 300ac6f8b7Swdenk * Make sure you change the MAC address and other network params first, 310ac6f8b7Swdenk * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 3242d1f039Swdenk */ 3342d1f039Swdenk 3442d1f039Swdenk #ifndef __CONFIG_H 3542d1f039Swdenk #define __CONFIG_H 3642d1f039Swdenk 3742d1f039Swdenk /* High Level Configuration Options */ 3842d1f039Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3942d1f039Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 4042d1f039Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 4142d1f039Swdenk #define CONFIG_MPC8540 1 /* MPC8540 specific */ 4242d1f039Swdenk #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */ 4342d1f039Swdenk 44288693abSJon Loeliger #ifndef CONFIG_HAS_FEC 45288693abSJon Loeliger #define CONFIG_HAS_FEC 1 /* 8540 has FEC */ 46288693abSJon Loeliger #endif 47288693abSJon Loeliger 480ac6f8b7Swdenk #define CONFIG_PCI 490151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 5042d1f039Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 5142d1f039Swdenk #define CONFIG_ENV_OVERWRITE 527232a272SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 5342d1f039Swdenk 540ac6f8b7Swdenk /* 550ac6f8b7Swdenk * sysclk for MPC85xx 560ac6f8b7Swdenk * 570ac6f8b7Swdenk * Two valid values are: 580ac6f8b7Swdenk * 33000000 590ac6f8b7Swdenk * 66000000 600ac6f8b7Swdenk * 610ac6f8b7Swdenk * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 629aea9530Swdenk * is likely the desired value here, so that is now the default. 639aea9530Swdenk * The board, however, can run at 66MHz. In any event, this value 649aea9530Swdenk * must match the settings of some switches. Details can be found 659aea9530Swdenk * in the README.mpc85xxads. 6634c3c0e0SMatthew McClintock * 6734c3c0e0SMatthew McClintock * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to 6834c3c0e0SMatthew McClintock * 33MHz to accommodate, based on a PCI pin. 6934c3c0e0SMatthew McClintock * Note that PCI-X won't work at 33MHz. 700ac6f8b7Swdenk */ 710ac6f8b7Swdenk 729aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ 7334c3c0e0SMatthew McClintock #define CONFIG_SYS_CLK_FREQ 33000000 7442d1f039Swdenk #endif 7542d1f039Swdenk 769aea9530Swdenk 770ac6f8b7Swdenk /* 780ac6f8b7Swdenk * These can be toggled for performance analysis, otherwise use default. 790ac6f8b7Swdenk */ 8042d1f039Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 810ac6f8b7Swdenk #define CONFIG_BTB /* toggle branch predition */ 8242d1f039Swdenk 836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 8542d1f039Swdenk 8642d1f039Swdenk 8742d1f039Swdenk /* 8842d1f039Swdenk * Base addresses -- Note these are effective addresses where the 8942d1f039Swdenk * actual resources get mapped (not physical addresses) 9042d1f039Swdenk */ 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 9542d1f039Swdenk 969617c8d4SKumar Gala /* DDR Setup */ 979617c8d4SKumar Gala #define CONFIG_FSL_DDR1 989617c8d4SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 999617c8d4SKumar Gala #define CONFIG_DDR_SPD 1009617c8d4SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1019aea9530Swdenk 1029617c8d4SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1039617c8d4SKumar Gala 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1069aea9530Swdenk 1079617c8d4SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 1089617c8d4SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1099617c8d4SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1109aea9530Swdenk 1119617c8d4SKumar Gala /* I2C addresses of SPD EEPROMs */ 1129617c8d4SKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1139617c8d4SKumar Gala 1149617c8d4SKumar Gala /* These are used when DDR doesn't use SPD. */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x37344321 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 12342d1f039Swdenk 1240ac6f8b7Swdenk /* 1250ac6f8b7Swdenk * SDRAM on the Local Bus 1260ac6f8b7Swdenk */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 12942d1f039Swdenk 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ 13242d1f039Swdenk 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 13942d1f039Swdenk 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 14142d1f039Swdenk 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 14442d1f039Swdenk #else 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 14642d1f039Swdenk #endif 14742d1f039Swdenk 14800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 15142d1f039Swdenk 1520ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ 1530ac6f8b7Swdenk 15442d1f039Swdenk 1550ac6f8b7Swdenk /* 1560ac6f8b7Swdenk * Local Bus Definitions 1570ac6f8b7Swdenk */ 1580ac6f8b7Swdenk 1590ac6f8b7Swdenk /* 1600ac6f8b7Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 1620ac6f8b7Swdenk * 1630ac6f8b7Swdenk * For BR2, need: 1640ac6f8b7Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 1650ac6f8b7Swdenk * port-size = 32-bits = BR2[19:20] = 11 1660ac6f8b7Swdenk * no parity checking = BR2[21:22] = 00 1670ac6f8b7Swdenk * SDRAM for MSEL = BR2[24:26] = 011 1680ac6f8b7Swdenk * Valid = BR[31] = 1 1690ac6f8b7Swdenk * 1700ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1710ac6f8b7Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 1720ac6f8b7Swdenk * 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 1740ac6f8b7Swdenk * FIXME: the top 17 bits of BR2. 1750ac6f8b7Swdenk */ 1760ac6f8b7Swdenk 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 1780ac6f8b7Swdenk 1790ac6f8b7Swdenk /* 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 1810ac6f8b7Swdenk * 1820ac6f8b7Swdenk * For OR2, need: 1830ac6f8b7Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 1840ac6f8b7Swdenk * XAM, OR2[17:18] = 11 1850ac6f8b7Swdenk * 9 columns OR2[19-21] = 010 1860ac6f8b7Swdenk * 13 rows OR2[23-25] = 100 1870ac6f8b7Swdenk * EAD set for extra time OR[31] = 1 1880ac6f8b7Swdenk * 1890ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1900ac6f8b7Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 1910ac6f8b7Swdenk */ 1920ac6f8b7Swdenk 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 1940ac6f8b7Swdenk 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 1990ac6f8b7Swdenk 2000ac6f8b7Swdenk /* 2010ac6f8b7Swdenk * LSDMR masks 2020ac6f8b7Swdenk */ 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1)) 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23)) 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC2 (2 << (31 - 27)) 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27)) 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31)) 2180ac6f8b7Swdenk 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 2270ac6f8b7Swdenk 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_BSMA1516 \ 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_RFCR5 \ 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_PRETOACT3 \ 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_ACTTORW3 \ 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_BL8 \ 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_WRC2 \ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_CL3 \ 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_RFEN \ 2360ac6f8b7Swdenk ) 2370ac6f8b7Swdenk 2380ac6f8b7Swdenk /* 2390ac6f8b7Swdenk * SDRAM Controller configuration sequence. 2400ac6f8b7Swdenk */ 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_1 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_PCHALL) 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_2 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_3 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_4 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_MRW) 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_5 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_NORMAL) 2510ac6f8b7Swdenk 25242d1f039Swdenk 2539aea9530Swdenk /* 2549aea9530Swdenk * 32KB, 8-bit wide for ADS config reg 2559aea9530Swdenk */ 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xf8000801 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) 25942d1f039Swdenk 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 26342d1f039Swdenk 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 26742d1f039Swdenk 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 27042d1f039Swdenk 27142d1f039Swdenk /* Serial Port */ 27242d1f039Swdenk #define CONFIG_CONS_INDEX 1 27342d1f039Swdenk #undef CONFIG_SERIAL_SOFTWARE_FIFO 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 27842d1f039Swdenk 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 28042d1f039Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 28142d1f039Swdenk 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 28442d1f039Swdenk 28542d1f039Swdenk /* Use the HUSH parser */ 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 28942d1f039Swdenk #endif 29042d1f039Swdenk 2910e16387dSMatthew McClintock /* pass open firmware flat tree */ 2920fd5ec66SKumar Gala #define CONFIG_OF_LIBFDT 1 2930e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 2940fd5ec66SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2950e16387dSMatthew McClintock 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 2980e16387dSMatthew McClintock 29920476726SJon Loeliger /* 30020476726SJon Loeliger * I2C 30120476726SJon Loeliger */ 30220476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 30342d1f039Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 30442d1f039Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 30942d1f039Swdenk 3100ac6f8b7Swdenk /* RapidIO MMU */ 3115af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ 31210795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ 3135af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 3150ac6f8b7Swdenk 3160ac6f8b7Swdenk /* 3170ac6f8b7Swdenk * General PCI 318362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 3190ac6f8b7Swdenk */ 3205af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 32110795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 3225af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 324aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 3255f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 3280ac6f8b7Swdenk 32942d1f039Swdenk #if defined(CONFIG_PCI) 3300ac6f8b7Swdenk 33142d1f039Swdenk #define CONFIG_NET_MULTI 33242d1f039Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3330ac6f8b7Swdenk 3340ac6f8b7Swdenk #undef CONFIG_EEPRO100 3350ac6f8b7Swdenk #undef CONFIG_TULIP 3360ac6f8b7Swdenk 33742d1f039Swdenk #if !defined(CONFIG_PCI_PNP) 33842d1f039Swdenk #define PCI_ENET0_IOADDR 0xe0000000 33942d1f039Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 34042d1f039Swdenk #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 34142d1f039Swdenk #endif 3420ac6f8b7Swdenk 3430ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 3450ac6f8b7Swdenk 3460ac6f8b7Swdenk #endif /* CONFIG_PCI */ 3470ac6f8b7Swdenk 3480ac6f8b7Swdenk 3490ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET) 3500ac6f8b7Swdenk 3510ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI 35242d1f039Swdenk #define CONFIG_NET_MULTI 1 35342d1f039Swdenk #endif 35442d1f039Swdenk 3550ac6f8b7Swdenk #define CONFIG_MII 1 /* MII PHY management */ 356255a3577SKim Phillips #define CONFIG_TSEC1 1 357255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 358255a3577SKim Phillips #define CONFIG_TSEC2 1 359255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 3600ac6f8b7Swdenk #define TSEC1_PHY_ADDR 0 3610ac6f8b7Swdenk #define TSEC2_PHY_ADDR 1 3620ac6f8b7Swdenk #define TSEC1_PHYIDX 0 3630ac6f8b7Swdenk #define TSEC2_PHYIDX 0 3643a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3653a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 3669aea9530Swdenk 367288693abSJon Loeliger 368288693abSJon Loeliger #if CONFIG_HAS_FEC 3699aea9530Swdenk #define CONFIG_MPC85XX_FEC 1 370d9b94f28SJon Loeliger #define CONFIG_MPC85XX_FEC_NAME "FEC" 3719aea9530Swdenk #define FEC_PHY_ADDR 3 3720ac6f8b7Swdenk #define FEC_PHYIDX 0 3733a79013eSAndy Fleming #define FEC_FLAGS 0 374288693abSJon Loeliger #endif 3759aea9530Swdenk 376d9b94f28SJon Loeliger /* Options are: TSEC[0-1], FEC */ 377d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 3780ac6f8b7Swdenk 3790ac6f8b7Swdenk #endif /* CONFIG_TSEC_ENET */ 3800ac6f8b7Swdenk 3810ac6f8b7Swdenk 3820ac6f8b7Swdenk /* 3830ac6f8b7Swdenk * Environment 3840ac6f8b7Swdenk */ 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3865a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3880e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3890e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 39042d1f039Swdenk #else 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 39293f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3940e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 39542d1f039Swdenk #endif 39642d1f039Swdenk 39742d1f039Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 39942d1f039Swdenk 4002835e518SJon Loeliger 4012835e518SJon Loeliger /* 402659e2f67SJon Loeliger * BOOTP options 403659e2f67SJon Loeliger */ 404659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 405659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 406659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 407659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 408659e2f67SJon Loeliger 409659e2f67SJon Loeliger 410659e2f67SJon Loeliger /* 4112835e518SJon Loeliger * Command line configuration. 4122835e518SJon Loeliger */ 4132835e518SJon Loeliger #include <config_cmd_default.h> 4142835e518SJon Loeliger 4152835e518SJon Loeliger #define CONFIG_CMD_PING 4162835e518SJon Loeliger #define CONFIG_CMD_I2C 41782ac8c97SKumar Gala #define CONFIG_CMD_ELF 4181c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 4191c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 4202835e518SJon Loeliger 42142d1f039Swdenk #if defined(CONFIG_PCI) 4222835e518SJon Loeliger #define CONFIG_CMD_PCI 42342d1f039Swdenk #endif 4240ac6f8b7Swdenk 4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 426*bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4272835e518SJon Loeliger #undef CONFIG_CMD_LOADS 4282835e518SJon Loeliger #endif 4292835e518SJon Loeliger 43042d1f039Swdenk 43142d1f039Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 43242d1f039Swdenk 43342d1f039Swdenk /* 43442d1f039Swdenk * Miscellaneous configurable options 43542d1f039Swdenk */ 4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 43722abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4400ac6f8b7Swdenk 4412835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 44342d1f039Swdenk #else 4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 44542d1f039Swdenk #endif 4460ac6f8b7Swdenk 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 45142d1f039Swdenk 45242d1f039Swdenk /* 45342d1f039Swdenk * For booting Linux, the board info and command line data 45442d1f039Swdenk * have to be in the first 8 MB of memory, since this is 45542d1f039Swdenk * the maximum mapped by the Linux kernel during initialization. 45642d1f039Swdenk */ 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 45842d1f039Swdenk 45942d1f039Swdenk /* 46042d1f039Swdenk * Internal Definitions 46142d1f039Swdenk * 46242d1f039Swdenk * Boot Flags 46342d1f039Swdenk */ 46442d1f039Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 46542d1f039Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 46642d1f039Swdenk 4672835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 46842d1f039Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 46942d1f039Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 47042d1f039Swdenk #endif 47142d1f039Swdenk 4729aea9530Swdenk 4739aea9530Swdenk /* 4749aea9530Swdenk * Environment Configuration 4759aea9530Swdenk */ 4760ac6f8b7Swdenk 4770ac6f8b7Swdenk /* The mac addresses for all ethernet interface */ 47842d1f039Swdenk #if defined(CONFIG_TSEC_ENET) 47910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 4800ac6f8b7Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 481e2ffd59bSwdenk #define CONFIG_HAS_ETH1 4820ac6f8b7Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 483e2ffd59bSwdenk #define CONFIG_HAS_ETH2 4840ac6f8b7Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 48542d1f039Swdenk #endif 48642d1f039Swdenk 4870ac6f8b7Swdenk #define CONFIG_IPADDR 192.168.1.253 4880ac6f8b7Swdenk 4890ac6f8b7Swdenk #define CONFIG_HOSTNAME unknown 4900ac6f8b7Swdenk #define CONFIG_ROOTPATH /nfsroot 4910ac6f8b7Swdenk #define CONFIG_BOOTFILE your.uImage 4920ac6f8b7Swdenk 4930ac6f8b7Swdenk #define CONFIG_SERVERIP 192.168.1.1 4940ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 4950ac6f8b7Swdenk #define CONFIG_NETMASK 255.255.255.0 4960ac6f8b7Swdenk 4970ac6f8b7Swdenk #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 4980ac6f8b7Swdenk 4990ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 5000ac6f8b7Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 5010ac6f8b7Swdenk 5020ac6f8b7Swdenk #define CONFIG_BAUDRATE 115200 5030ac6f8b7Swdenk 5040ac6f8b7Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 5050ac6f8b7Swdenk "netdev=eth0\0" \ 5060ac6f8b7Swdenk "consoledev=ttyS0\0" \ 507d3ec0d94SAndy Fleming "ramdiskaddr=1000000\0" \ 5088272dc2fSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 5098272dc2fSAndy Fleming "fdtaddr=400000\0" \ 5108272dc2fSAndy Fleming "fdtfile=your.fdt.dtb\0" 5110ac6f8b7Swdenk 5120ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND \ 5130ac6f8b7Swdenk "setenv bootargs root=/dev/nfs rw " \ 5140ac6f8b7Swdenk "nfsroot=$serverip:$rootpath " \ 5150ac6f8b7Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5160ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5170ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 5188272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 5198272dc2fSAndy Fleming "bootm $loadaddr - $fdtaddr" 5200ac6f8b7Swdenk 5210ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \ 5220ac6f8b7Swdenk "setenv bootargs root=/dev/ram rw " \ 5230ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5240ac6f8b7Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 5250ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 5268272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 527d3ec0d94SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr" 5280ac6f8b7Swdenk 5290ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 53042d1f039Swdenk 53142d1f039Swdenk #endif /* __CONFIG_H */ 532