xref: /rk3399_rockchip-uboot/include/configs/MPC8540ADS.h (revision 89188a62333c0841a7166783d2ebdd39d7044eb2)
142d1f039Swdenk /*
20ac6f8b7Swdenk  * Copyright 2004 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
250ac6f8b7Swdenk /*
260ac6f8b7Swdenk  * mpc8540ads board configuration file
270ac6f8b7Swdenk  *
280ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
290ac6f8b7Swdenk  *
300ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
310ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
4142d1f039Swdenk #define CONFIG_MPC8540		1	/* MPC8540 specific */
4242d1f039Swdenk #define CONFIG_MPC8540ADS	1	/* MPC8540ADS board specific */
4342d1f039Swdenk 
44288693abSJon Loeliger #ifndef CONFIG_HAS_FEC
45288693abSJon Loeliger #define CONFIG_HAS_FEC		1	/* 8540 has FEC */
46288693abSJon Loeliger #endif
47288693abSJon Loeliger 
480ac6f8b7Swdenk #define CONFIG_PCI
490151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
5042d1f039Swdenk #define CONFIG_TSEC_ENET		/* tsec ethernet support */
5142d1f039Swdenk #define CONFIG_ENV_OVERWRITE
527232a272SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
5342d1f039Swdenk 
540ac6f8b7Swdenk /*
550ac6f8b7Swdenk  * sysclk for MPC85xx
560ac6f8b7Swdenk  *
570ac6f8b7Swdenk  * Two valid values are:
580ac6f8b7Swdenk  *    33000000
590ac6f8b7Swdenk  *    66000000
600ac6f8b7Swdenk  *
610ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
629aea9530Swdenk  * is likely the desired value here, so that is now the default.
639aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
649aea9530Swdenk  * must match the settings of some switches.  Details can be found
659aea9530Swdenk  * in the README.mpc85xxads.
6634c3c0e0SMatthew McClintock  *
6734c3c0e0SMatthew McClintock  * XXX -- Can't we run at 66 MHz, anyway?  PCI should drop to
6834c3c0e0SMatthew McClintock  * 33MHz to accommodate, based on a PCI pin.
6934c3c0e0SMatthew McClintock  * Note that PCI-X won't work at 33MHz.
700ac6f8b7Swdenk  */
710ac6f8b7Swdenk 
729aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
7334c3c0e0SMatthew McClintock #define CONFIG_SYS_CLK_FREQ	33000000
7442d1f039Swdenk #endif
7542d1f039Swdenk 
769aea9530Swdenk 
770ac6f8b7Swdenk /*
780ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
790ac6f8b7Swdenk  */
8042d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
810ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
8242d1f039Swdenk 
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
8542d1f039Swdenk 
8642d1f039Swdenk 
8742d1f039Swdenk /*
8842d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
8942d1f039Swdenk  * actual resources get mapped (not physical addresses)
9042d1f039Swdenk  */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
9542d1f039Swdenk 
969617c8d4SKumar Gala /* DDR Setup */
979617c8d4SKumar Gala #define CONFIG_FSL_DDR1
989617c8d4SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
999617c8d4SKumar Gala #define CONFIG_DDR_SPD
1009617c8d4SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1019aea9530Swdenk 
1029617c8d4SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
1039617c8d4SKumar Gala 
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1069aea9530Swdenk 
1079617c8d4SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
1089617c8d4SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1099617c8d4SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
1109aea9530Swdenk 
1119617c8d4SKumar Gala /* I2C addresses of SPD EEPROMs */
1129617c8d4SKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1139617c8d4SKumar Gala 
1149617c8d4SKumar Gala /* These are used when DDR doesn't use SPD. */
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	128		/* DDR is 128MB */
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80000002
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x37344321
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		0x00000062	/* DLL,normal,seq,4/2.5 */
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
12342d1f039Swdenk 
1240ac6f8b7Swdenk /*
1250ac6f8b7Swdenk  * SDRAM on the Local Bus
1260ac6f8b7Swdenk  */
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
12942d1f039Swdenk 
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff001801	/* port size 32bit */
13242d1f039Swdenk 
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	64		/* sectors per device */
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
13942d1f039Swdenk 
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
14142d1f039Swdenk 
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
14442d1f039Swdenk #else
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
14642d1f039Swdenk #endif
14742d1f039Swdenk 
14800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
15142d1f039Swdenk 
1520ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1530ac6f8b7Swdenk 
15442d1f039Swdenk 
1550ac6f8b7Swdenk /*
1560ac6f8b7Swdenk  * Local Bus Definitions
1570ac6f8b7Swdenk  */
1580ac6f8b7Swdenk 
1590ac6f8b7Swdenk /*
1600ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
1620ac6f8b7Swdenk  *
1630ac6f8b7Swdenk  * For BR2, need:
1640ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1650ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1660ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1670ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1680ac6f8b7Swdenk  *    Valid = BR[31] = 1
1690ac6f8b7Swdenk  *
1700ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1710ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1720ac6f8b7Swdenk  *
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
1740ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1750ac6f8b7Swdenk  */
1760ac6f8b7Swdenk 
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf0001861
1780ac6f8b7Swdenk 
1790ac6f8b7Swdenk /*
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
1810ac6f8b7Swdenk  *
1820ac6f8b7Swdenk  * For OR2, need:
1830ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1840ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1850ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1860ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1870ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1880ac6f8b7Swdenk  *
1890ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1900ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1910ac6f8b7Swdenk  */
1920ac6f8b7Swdenk 
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
1940ac6f8b7Swdenk 
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg */
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
1990ac6f8b7Swdenk 
200b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_BSMA1516	\
201b0fe93edSKumar Gala 				| LSDMR_RFCR5		\
202b0fe93edSKumar Gala 				| LSDMR_PRETOACT3	\
203b0fe93edSKumar Gala 				| LSDMR_ACTTORW3	\
204b0fe93edSKumar Gala 				| LSDMR_BL8		\
205b0fe93edSKumar Gala 				| LSDMR_WRC2		\
206b0fe93edSKumar Gala 				| LSDMR_CL3		\
207b0fe93edSKumar Gala 				| LSDMR_RFEN		\
2080ac6f8b7Swdenk 				)
2090ac6f8b7Swdenk 
2100ac6f8b7Swdenk /*
2110ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
2120ac6f8b7Swdenk  */
213b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
214b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
215b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
216b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
217b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
2180ac6f8b7Swdenk 
21942d1f039Swdenk 
2209aea9530Swdenk /*
2219aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
2229aea9530Swdenk  */
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM          0xf8000801
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0xffffe1f1
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR		(CONFIG_SYS_BR4_PRELIM & 0xffff8000)
22642d1f039Swdenk 
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
23042d1f039Swdenk 
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
23442d1f039Swdenk 
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
23742d1f039Swdenk 
23842d1f039Swdenk /* Serial Port */
23942d1f039Swdenk #define CONFIG_CONS_INDEX     1
24042d1f039Swdenk #undef	CONFIG_SERIAL_SOFTWARE_FIFO
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE    1
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
24542d1f039Swdenk 
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
24742d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
24842d1f039Swdenk 
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
25142d1f039Swdenk 
25242d1f039Swdenk /* Use the HUSH parser */
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef  CONFIG_SYS_HUSH_PARSER
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
25642d1f039Swdenk #endif
25742d1f039Swdenk 
2580e16387dSMatthew McClintock /* pass open firmware flat tree */
2590fd5ec66SKumar Gala #define CONFIG_OF_LIBFDT		1
2600e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
2610fd5ec66SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2620e16387dSMatthew McClintock 
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF	1
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL	1
2650e16387dSMatthew McClintock 
26620476726SJon Loeliger /*
26720476726SJon Loeliger  * I2C
26820476726SJon Loeliger  */
26920476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
27042d1f039Swdenk #define CONFIG_HARD_I2C		/* I2C with hardware support*/
27142d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
27642d1f039Swdenk 
2770ac6f8b7Swdenk /* RapidIO MMU */
2785af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT	0xc0000000	/* base address */
27910795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS	0xc0000000	/* base address */
2805af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS	0xc0000000
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
2820ac6f8b7Swdenk 
2830ac6f8b7Swdenk /*
2840ac6f8b7Swdenk  * General PCI
285362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
2860ac6f8b7Swdenk  */
2875af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
28810795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
2895af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
291aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
2925f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x100000	/* 1M */
2950ac6f8b7Swdenk 
29642d1f039Swdenk #if defined(CONFIG_PCI)
2970ac6f8b7Swdenk 
29842d1f039Swdenk #define CONFIG_NET_MULTI
29942d1f039Swdenk #define CONFIG_PCI_PNP			/* do pci plug-and-play */
3000ac6f8b7Swdenk 
3010ac6f8b7Swdenk #undef CONFIG_EEPRO100
3020ac6f8b7Swdenk #undef CONFIG_TULIP
3030ac6f8b7Swdenk 
30442d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
30542d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
30642d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
30742d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
30842d1f039Swdenk #endif
3090ac6f8b7Swdenk 
3100ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
3120ac6f8b7Swdenk 
3130ac6f8b7Swdenk #endif	/* CONFIG_PCI */
3140ac6f8b7Swdenk 
3150ac6f8b7Swdenk 
3160ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET)
3170ac6f8b7Swdenk 
3180ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI
31942d1f039Swdenk #define CONFIG_NET_MULTI	1
32042d1f039Swdenk #endif
32142d1f039Swdenk 
3220ac6f8b7Swdenk #define CONFIG_MII		1	/* MII PHY management */
323255a3577SKim Phillips #define CONFIG_TSEC1	1
324255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
325255a3577SKim Phillips #define CONFIG_TSEC2	1
326255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
3270ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
3280ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
3290ac6f8b7Swdenk #define TSEC1_PHYIDX		0
3300ac6f8b7Swdenk #define TSEC2_PHYIDX		0
3313a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3323a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
3339aea9530Swdenk 
334288693abSJon Loeliger 
335288693abSJon Loeliger #if CONFIG_HAS_FEC
3369aea9530Swdenk #define CONFIG_MPC85XX_FEC	1
337d9b94f28SJon Loeliger #define CONFIG_MPC85XX_FEC_NAME		"FEC"
3389aea9530Swdenk #define FEC_PHY_ADDR		3
3390ac6f8b7Swdenk #define FEC_PHYIDX		0
3403a79013eSAndy Fleming #define FEC_FLAGS		0
341288693abSJon Loeliger #endif
3429aea9530Swdenk 
343d9b94f28SJon Loeliger /* Options are: TSEC[0-1], FEC */
344d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
3450ac6f8b7Swdenk 
3460ac6f8b7Swdenk #endif	/* CONFIG_TSEC_ENET */
3470ac6f8b7Swdenk 
3480ac6f8b7Swdenk 
3490ac6f8b7Swdenk /*
3500ac6f8b7Swdenk  * Environment
3510ac6f8b7Swdenk  */
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3535a1aceb0SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_IS_IN_FLASH	1
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
3550e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
3560e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
35742d1f039Swdenk #else
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */
35993f6d725SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3610e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
36242d1f039Swdenk #endif
36342d1f039Swdenk 
36442d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
36642d1f039Swdenk 
3672835e518SJon Loeliger 
3682835e518SJon Loeliger /*
369659e2f67SJon Loeliger  * BOOTP options
370659e2f67SJon Loeliger  */
371659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
372659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
373659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
374659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
375659e2f67SJon Loeliger 
376659e2f67SJon Loeliger 
377659e2f67SJon Loeliger /*
3782835e518SJon Loeliger  * Command line configuration.
3792835e518SJon Loeliger  */
3802835e518SJon Loeliger #include <config_cmd_default.h>
3812835e518SJon Loeliger 
3822835e518SJon Loeliger #define CONFIG_CMD_PING
3832835e518SJon Loeliger #define CONFIG_CMD_I2C
38482ac8c97SKumar Gala #define CONFIG_CMD_ELF
3851c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
3861c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
3872835e518SJon Loeliger 
38842d1f039Swdenk #if defined(CONFIG_PCI)
3892835e518SJon Loeliger     #define CONFIG_CMD_PCI
39042d1f039Swdenk #endif
3910ac6f8b7Swdenk 
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
393bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
3942835e518SJon Loeliger     #undef CONFIG_CMD_LOADS
3952835e518SJon Loeliger #endif
3962835e518SJon Loeliger 
39742d1f039Swdenk 
39842d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
39942d1f039Swdenk 
40042d1f039Swdenk /*
40142d1f039Swdenk  * Miscellaneous configurable options
40242d1f039Swdenk  */
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
40422abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4070ac6f8b7Swdenk 
4082835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
41042d1f039Swdenk #else
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
41242d1f039Swdenk #endif
4130ac6f8b7Swdenk 
4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
41842d1f039Swdenk 
41942d1f039Swdenk /*
42042d1f039Swdenk  * For booting Linux, the board info and command line data
421*89188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
42242d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
42342d1f039Swdenk  */
424*89188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
42542d1f039Swdenk 
42642d1f039Swdenk /*
42742d1f039Swdenk  * Internal Definitions
42842d1f039Swdenk  *
42942d1f039Swdenk  * Boot Flags
43042d1f039Swdenk  */
43142d1f039Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
43242d1f039Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot */
43342d1f039Swdenk 
4342835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
43542d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
43642d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
43742d1f039Swdenk #endif
43842d1f039Swdenk 
4399aea9530Swdenk 
4409aea9530Swdenk /*
4419aea9530Swdenk  * Environment Configuration
4429aea9530Swdenk  */
4430ac6f8b7Swdenk 
4440ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
44542d1f039Swdenk #if defined(CONFIG_TSEC_ENET)
44610327dc5SAndy Fleming #define CONFIG_HAS_ETH0
4470ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
448e2ffd59bSwdenk #define CONFIG_HAS_ETH1
4490ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
450e2ffd59bSwdenk #define CONFIG_HAS_ETH2
4510ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
45242d1f039Swdenk #endif
45342d1f039Swdenk 
4540ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
4550ac6f8b7Swdenk 
4560ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
4570ac6f8b7Swdenk #define CONFIG_ROOTPATH		/nfsroot
4580ac6f8b7Swdenk #define CONFIG_BOOTFILE		your.uImage
4590ac6f8b7Swdenk 
4600ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
4610ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
4620ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
4630ac6f8b7Swdenk 
4640ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
4650ac6f8b7Swdenk 
4660ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
4670ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
4680ac6f8b7Swdenk 
4690ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
4700ac6f8b7Swdenk 
4710ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
4720ac6f8b7Swdenk    "netdev=eth0\0"                                                      \
4730ac6f8b7Swdenk    "consoledev=ttyS0\0"                                                 \
474d3ec0d94SAndy Fleming    "ramdiskaddr=1000000\0"						\
4758272dc2fSAndy Fleming    "ramdiskfile=your.ramdisk.u-boot\0"					\
4768272dc2fSAndy Fleming    "fdtaddr=400000\0"							\
4778272dc2fSAndy Fleming    "fdtfile=your.fdt.dtb\0"
4780ac6f8b7Swdenk 
4790ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
4800ac6f8b7Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
4810ac6f8b7Swdenk       "nfsroot=$serverip:$rootpath "                                    \
4820ac6f8b7Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
4830ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
4840ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
4858272dc2fSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
4868272dc2fSAndy Fleming    "bootm $loadaddr - $fdtaddr"
4870ac6f8b7Swdenk 
4880ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
4890ac6f8b7Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
4900ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
4910ac6f8b7Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
4920ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
4938272dc2fSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
494d3ec0d94SAndy Fleming    "bootm $loadaddr $ramdiskaddr $fdtaddr"
4950ac6f8b7Swdenk 
4960ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
49742d1f039Swdenk 
49842d1f039Swdenk #endif	/* __CONFIG_H */
499