xref: /rk3399_rockchip-uboot/include/configs/MPC8540ADS.h (revision 82ac8c97145a4c3bf8b3dbfad00fa96e920f9b9c)
142d1f039Swdenk /*
20ac6f8b7Swdenk  * Copyright 2004 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
250ac6f8b7Swdenk /*
260ac6f8b7Swdenk  * mpc8540ads board configuration file
270ac6f8b7Swdenk  *
280ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
290ac6f8b7Swdenk  *
300ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
310ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
4142d1f039Swdenk #define CONFIG_MPC8540		1	/* MPC8540 specific */
4242d1f039Swdenk #define CONFIG_MPC8540ADS	1	/* MPC8540ADS board specific */
4342d1f039Swdenk 
44288693abSJon Loeliger #ifndef CONFIG_HAS_FEC
45288693abSJon Loeliger #define CONFIG_HAS_FEC		1	/* 8540 has FEC */
46288693abSJon Loeliger #endif
47288693abSJon Loeliger 
480ac6f8b7Swdenk #define CONFIG_PCI
4942d1f039Swdenk #define CONFIG_TSEC_ENET 		/* tsec ethernet support */
5042d1f039Swdenk #define CONFIG_ENV_OVERWRITE
5142d1f039Swdenk #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
5242d1f039Swdenk #define CONFIG_DDR_DLL			/* possible DLL fix needed */
530ac6f8b7Swdenk #define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
5442d1f039Swdenk 
55d9b94f28SJon Loeliger #define CONFIG_DDR_ECC			/* only for ECC DDR module */
56d9b94f28SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
57d9b94f28SJon Loeliger 
5842d1f039Swdenk 
590ac6f8b7Swdenk /*
600ac6f8b7Swdenk  * sysclk for MPC85xx
610ac6f8b7Swdenk  *
620ac6f8b7Swdenk  * Two valid values are:
630ac6f8b7Swdenk  *    33000000
640ac6f8b7Swdenk  *    66000000
650ac6f8b7Swdenk  *
660ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
679aea9530Swdenk  * is likely the desired value here, so that is now the default.
689aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
699aea9530Swdenk  * must match the settings of some switches.  Details can be found
709aea9530Swdenk  * in the README.mpc85xxads.
7134c3c0e0SMatthew McClintock  *
7234c3c0e0SMatthew McClintock  * XXX -- Can't we run at 66 MHz, anyway?  PCI should drop to
7334c3c0e0SMatthew McClintock  * 33MHz to accommodate, based on a PCI pin.
7434c3c0e0SMatthew McClintock  * Note that PCI-X won't work at 33MHz.
750ac6f8b7Swdenk  */
760ac6f8b7Swdenk 
779aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
7834c3c0e0SMatthew McClintock #define CONFIG_SYS_CLK_FREQ	33000000
7942d1f039Swdenk #endif
8042d1f039Swdenk 
819aea9530Swdenk 
820ac6f8b7Swdenk /*
830ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
840ac6f8b7Swdenk  */
8542d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
860ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
870ac6f8b7Swdenk #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
8842d1f039Swdenk 
890ac6f8b7Swdenk #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
9042d1f039Swdenk 
9142d1f039Swdenk #undef	CFG_DRAM_TEST			/* memory test, takes time */
920ac6f8b7Swdenk #define CFG_MEMTEST_START	0x00200000	/* memtest region */
9342d1f039Swdenk #define CFG_MEMTEST_END		0x00400000
9442d1f039Swdenk 
9542d1f039Swdenk 
9642d1f039Swdenk /*
9742d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
9842d1f039Swdenk  * actual resources get mapped (not physical addresses)
9942d1f039Swdenk  */
10042d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
1010ac6f8b7Swdenk #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
10242d1f039Swdenk #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
10342d1f039Swdenk 
1049aea9530Swdenk 
1059aea9530Swdenk /*
1069aea9530Swdenk  * DDR Setup
1079aea9530Swdenk  */
10842d1f039Swdenk #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
10942d1f039Swdenk #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
1109aea9530Swdenk 
1119aea9530Swdenk #if defined(CONFIG_SPD_EEPROM)
1129aea9530Swdenk     /*
1139aea9530Swdenk      * Determine DDR configuration from I2C interface.
1149aea9530Swdenk      */
1159aea9530Swdenk     #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
1169aea9530Swdenk 
1179aea9530Swdenk #else
1189aea9530Swdenk     /*
1199aea9530Swdenk      * Manually set up DDR parameters
1209aea9530Swdenk      */
1210ac6f8b7Swdenk     #define CFG_SDRAM_SIZE	128		/* DDR is 128MB */
1229aea9530Swdenk     #define CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
1239aea9530Swdenk     #define CFG_DDR_CS0_CONFIG	0x80000002
1249aea9530Swdenk     #define CFG_DDR_TIMING_1	0x37344321
1259aea9530Swdenk     #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1269aea9530Swdenk     #define CFG_DDR_CONTROL	0xc2000000	/* unbuffered,no DYN_PWR */
1279aea9530Swdenk     #define CFG_DDR_MODE	0x00000062	/* DLL,normal,seq,4/2.5 */
1289aea9530Swdenk     #define CFG_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
1299aea9530Swdenk #endif
1309aea9530Swdenk 
13142d1f039Swdenk 
1320ac6f8b7Swdenk /*
1330ac6f8b7Swdenk  * SDRAM on the Local Bus
1340ac6f8b7Swdenk  */
1350ac6f8b7Swdenk #define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
13642d1f039Swdenk #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
13742d1f039Swdenk 
13842d1f039Swdenk #define CFG_FLASH_BASE		0xff000000	/* start of FLASH 16M */
13942d1f039Swdenk #define CFG_BR0_PRELIM		0xff001801	/* port size 32bit */
14042d1f039Swdenk 
14142d1f039Swdenk #define CFG_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
14242d1f039Swdenk #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
14342d1f039Swdenk #define CFG_MAX_FLASH_SECT	64		/* sectors per device */
14442d1f039Swdenk #undef	CFG_FLASH_CHECKSUM
1450ac6f8b7Swdenk #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1460ac6f8b7Swdenk #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
14742d1f039Swdenk 
14842d1f039Swdenk #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
14942d1f039Swdenk 
15042d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
15142d1f039Swdenk #define CFG_RAMBOOT
15242d1f039Swdenk #else
15342d1f039Swdenk #undef  CFG_RAMBOOT
15442d1f039Swdenk #endif
15542d1f039Swdenk 
156cf33678eSwdenk #define CFG_FLASH_CFI_DRIVER
157cf33678eSwdenk #define CFG_FLASH_CFI
158cf33678eSwdenk #define CFG_FLASH_EMPTY_INFO
15942d1f039Swdenk 
1600ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1610ac6f8b7Swdenk 
16242d1f039Swdenk 
1630ac6f8b7Swdenk /*
1640ac6f8b7Swdenk  * Local Bus Definitions
1650ac6f8b7Swdenk  */
1660ac6f8b7Swdenk 
1670ac6f8b7Swdenk /*
1680ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1690ac6f8b7Swdenk  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
1700ac6f8b7Swdenk  *
1710ac6f8b7Swdenk  * For BR2, need:
1720ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1730ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1740ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1750ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1760ac6f8b7Swdenk  *    Valid = BR[31] = 1
1770ac6f8b7Swdenk  *
1780ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1790ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1800ac6f8b7Swdenk  *
1810ac6f8b7Swdenk  * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
1820ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1830ac6f8b7Swdenk  */
1840ac6f8b7Swdenk 
1850ac6f8b7Swdenk #define CFG_BR2_PRELIM		0xf0001861
1860ac6f8b7Swdenk 
1870ac6f8b7Swdenk /*
1880ac6f8b7Swdenk  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
1890ac6f8b7Swdenk  *
1900ac6f8b7Swdenk  * For OR2, need:
1910ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1920ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1930ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1940ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1950ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1960ac6f8b7Swdenk  *
1970ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1980ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1990ac6f8b7Swdenk  */
2000ac6f8b7Swdenk 
20142d1f039Swdenk #define CFG_OR2_PRELIM		0xfc006901
2020ac6f8b7Swdenk 
2030ac6f8b7Swdenk #define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg */
2040ac6f8b7Swdenk #define CFG_LBC_LBCR		0x00000000    /* LB config reg */
2050ac6f8b7Swdenk #define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
2060ac6f8b7Swdenk #define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
2070ac6f8b7Swdenk 
2080ac6f8b7Swdenk /*
2090ac6f8b7Swdenk  * LSDMR masks
2100ac6f8b7Swdenk  */
2110ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
2120ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
2130ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
2140ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
2150ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
2160ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
2170ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
2180ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
2190ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
2200ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
2210ac6f8b7Swdenk #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
2220ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
2230ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
2240ac6f8b7Swdenk #define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
2250ac6f8b7Swdenk #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
2260ac6f8b7Swdenk 
2270ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
2280ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
2290ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
2300ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
2310ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
2320ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
2330ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
2340ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
2350ac6f8b7Swdenk 
2360ac6f8b7Swdenk #define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_BSMA1516	\
2370ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFCR5		\
2380ac6f8b7Swdenk 				| CFG_LBC_LSDMR_PRETOACT3	\
2390ac6f8b7Swdenk 				| CFG_LBC_LSDMR_ACTTORW3	\
2400ac6f8b7Swdenk 				| CFG_LBC_LSDMR_BL8		\
2410ac6f8b7Swdenk 				| CFG_LBC_LSDMR_WRC2		\
2420ac6f8b7Swdenk 				| CFG_LBC_LSDMR_CL3		\
2430ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFEN		\
2440ac6f8b7Swdenk 				)
2450ac6f8b7Swdenk 
2460ac6f8b7Swdenk /*
2470ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
2480ac6f8b7Swdenk  */
2490ac6f8b7Swdenk #define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
2509aea9530Swdenk 				| CFG_LBC_LSDMR_OP_PCHALL)
2510ac6f8b7Swdenk #define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
2529aea9530Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)
2530ac6f8b7Swdenk #define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
2549aea9530Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)
2550ac6f8b7Swdenk #define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
2569aea9530Swdenk 				| CFG_LBC_LSDMR_OP_MRW)
2570ac6f8b7Swdenk #define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
2589aea9530Swdenk 				| CFG_LBC_LSDMR_OP_NORMAL)
2590ac6f8b7Swdenk 
26042d1f039Swdenk 
2619aea9530Swdenk /*
2629aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
2639aea9530Swdenk  */
2649aea9530Swdenk #define CFG_BR4_PRELIM          0xf8000801
26542d1f039Swdenk #define CFG_OR4_PRELIM		0xffffe1f1
26642d1f039Swdenk #define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)
26742d1f039Swdenk 
26842d1f039Swdenk #define CONFIG_L1_INIT_RAM
26942d1f039Swdenk #define CFG_INIT_RAM_LOCK 	1
2709aea9530Swdenk #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
27142d1f039Swdenk #define CFG_INIT_RAM_END    	0x4000	    	/* End of used area in RAM */
27242d1f039Swdenk 
27342d1f039Swdenk #define CFG_GBL_DATA_SIZE  	128		/* num bytes initial data */
27442d1f039Swdenk #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
27542d1f039Swdenk #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
27642d1f039Swdenk 
277a1191902Swdenk #define CFG_MONITOR_LEN	    	(256 * 1024)    /* Reserve 256 kB for Mon */
27842d1f039Swdenk #define CFG_MALLOC_LEN	    	(128 * 1024)    /* Reserved for malloc */
27942d1f039Swdenk 
28042d1f039Swdenk /* Serial Port */
28142d1f039Swdenk #define CONFIG_CONS_INDEX     1
28242d1f039Swdenk #undef	CONFIG_SERIAL_SOFTWARE_FIFO
28342d1f039Swdenk #define CFG_NS16550
28442d1f039Swdenk #define CFG_NS16550_SERIAL
28542d1f039Swdenk #define CFG_NS16550_REG_SIZE    1
28642d1f039Swdenk #define CFG_NS16550_CLK		get_bus_freq(0)
28742d1f039Swdenk 
28842d1f039Swdenk #define CFG_BAUDRATE_TABLE  \
28942d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
29042d1f039Swdenk 
29142d1f039Swdenk #define CFG_NS16550_COM1        (CFG_CCSRBAR+0x4500)
29242d1f039Swdenk #define CFG_NS16550_COM2        (CFG_CCSRBAR+0x4600)
29342d1f039Swdenk 
29442d1f039Swdenk /* Use the HUSH parser */
29542d1f039Swdenk #define CFG_HUSH_PARSER
29642d1f039Swdenk #ifdef  CFG_HUSH_PARSER
29742d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> "
29842d1f039Swdenk #endif
29942d1f039Swdenk 
3000e16387dSMatthew McClintock /* pass open firmware flat tree */
3010fd5ec66SKumar Gala #define CONFIG_OF_LIBFDT		1
3020e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
3030fd5ec66SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
3040e16387dSMatthew McClintock 
3050e16387dSMatthew McClintock #define CFG_64BIT_VSPRINTF	1
3060e16387dSMatthew McClintock #define CFG_64BIT_STRTOUL	1
3070e16387dSMatthew McClintock 
30820476726SJon Loeliger /*
30920476726SJon Loeliger  * I2C
31020476726SJon Loeliger  */
31120476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
31242d1f039Swdenk #define CONFIG_HARD_I2C		/* I2C with hardware support*/
31342d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
31442d1f039Swdenk #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
31542d1f039Swdenk #define CFG_I2C_SLAVE		0x7F
31642d1f039Swdenk #define CFG_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
31720476726SJon Loeliger #define CFG_I2C_OFFSET		0x3000
31842d1f039Swdenk 
3190ac6f8b7Swdenk /* RapidIO MMU */
3200ac6f8b7Swdenk #define CFG_RIO_MEM_BASE	0xc0000000	/* base address */
3210ac6f8b7Swdenk #define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
3220ac6f8b7Swdenk #define CFG_RIO_MEM_SIZE	0x20000000	/* 128M */
3230ac6f8b7Swdenk 
3240ac6f8b7Swdenk /*
3250ac6f8b7Swdenk  * General PCI
326362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
3270ac6f8b7Swdenk  */
3280ac6f8b7Swdenk #define CFG_PCI1_MEM_BASE	0x80000000
3290ac6f8b7Swdenk #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
3300ac6f8b7Swdenk #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
331362dd830SSergei Shtylyov #define CFG_PCI1_IO_BASE	0x00000000
332c88f9fe6SMatthew McClintock #define CFG_PCI1_IO_PHYS	0xe2000000
333c88f9fe6SMatthew McClintock #define CFG_PCI1_IO_SIZE	0x100000	/* 1M */
3340ac6f8b7Swdenk 
33542d1f039Swdenk #if defined(CONFIG_PCI)
3360ac6f8b7Swdenk 
33742d1f039Swdenk #define CONFIG_NET_MULTI
33842d1f039Swdenk #define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
3390ac6f8b7Swdenk 
3400ac6f8b7Swdenk #undef CONFIG_EEPRO100
3410ac6f8b7Swdenk #undef CONFIG_TULIP
3420ac6f8b7Swdenk 
34342d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
34442d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
34542d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
34642d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c 	/* slot0->3(IDSEL)=12->15 */
34742d1f039Swdenk #endif
3480ac6f8b7Swdenk 
3490ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
35042d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
3510ac6f8b7Swdenk 
3520ac6f8b7Swdenk #endif	/* CONFIG_PCI */
3530ac6f8b7Swdenk 
3540ac6f8b7Swdenk 
3550ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET)
3560ac6f8b7Swdenk 
3570ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI
35842d1f039Swdenk #define CONFIG_NET_MULTI 	1
35942d1f039Swdenk #endif
36042d1f039Swdenk 
3610ac6f8b7Swdenk #define CONFIG_MII		1	/* MII PHY management */
362255a3577SKim Phillips #define CONFIG_TSEC1	1
363255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
364255a3577SKim Phillips #define CONFIG_TSEC2	1
365255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
3660ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
3670ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
3680ac6f8b7Swdenk #define TSEC1_PHYIDX		0
3690ac6f8b7Swdenk #define TSEC2_PHYIDX		0
3703a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3713a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
3729aea9530Swdenk 
373288693abSJon Loeliger 
374288693abSJon Loeliger #if CONFIG_HAS_FEC
3759aea9530Swdenk #define CONFIG_MPC85XX_FEC	1
376d9b94f28SJon Loeliger #define CONFIG_MPC85XX_FEC_NAME		"FEC"
3779aea9530Swdenk #define FEC_PHY_ADDR		3
3780ac6f8b7Swdenk #define FEC_PHYIDX		0
3793a79013eSAndy Fleming #define FEC_FLAGS		0
380288693abSJon Loeliger #endif
3819aea9530Swdenk 
382d9b94f28SJon Loeliger /* Options are: TSEC[0-1], FEC */
383d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
3840ac6f8b7Swdenk 
3850ac6f8b7Swdenk #endif	/* CONFIG_TSEC_ENET */
3860ac6f8b7Swdenk 
3870ac6f8b7Swdenk 
3880ac6f8b7Swdenk /*
3890ac6f8b7Swdenk  * Environment
3900ac6f8b7Swdenk  */
39142d1f039Swdenk #ifndef CFG_RAMBOOT
39242d1f039Swdenk   #define CFG_ENV_IS_IN_FLASH	1
39342d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
39442d1f039Swdenk   #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
39542d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
39642d1f039Swdenk #else
39742d1f039Swdenk   #define CFG_NO_FLASH		1	/* Flash is not usable now */
39842d1f039Swdenk   #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
39942d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
40042d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
40142d1f039Swdenk #endif
40242d1f039Swdenk 
40342d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
40442d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
40542d1f039Swdenk 
4062835e518SJon Loeliger 
4072835e518SJon Loeliger /*
408659e2f67SJon Loeliger  * BOOTP options
409659e2f67SJon Loeliger  */
410659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
411659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
412659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
413659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
414659e2f67SJon Loeliger 
415659e2f67SJon Loeliger 
416659e2f67SJon Loeliger /*
4172835e518SJon Loeliger  * Command line configuration.
4182835e518SJon Loeliger  */
4192835e518SJon Loeliger #include <config_cmd_default.h>
4202835e518SJon Loeliger 
4212835e518SJon Loeliger #define CONFIG_CMD_PING
4222835e518SJon Loeliger #define CONFIG_CMD_I2C
423*82ac8c97SKumar Gala #define CONFIG_CMD_ELF
4242835e518SJon Loeliger 
42542d1f039Swdenk #if defined(CONFIG_PCI)
4262835e518SJon Loeliger     #define CONFIG_CMD_PCI
42742d1f039Swdenk #endif
4280ac6f8b7Swdenk 
4292835e518SJon Loeliger #if defined(CFG_RAMBOOT)
4302835e518SJon Loeliger     #undef CONFIG_CMD_ENV
4312835e518SJon Loeliger     #undef CONFIG_CMD_LOADS
4322835e518SJon Loeliger #endif
4332835e518SJon Loeliger 
43442d1f039Swdenk 
43542d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
43642d1f039Swdenk 
43742d1f039Swdenk /*
43842d1f039Swdenk  * Miscellaneous configurable options
43942d1f039Swdenk  */
44042d1f039Swdenk #define CFG_LONGHELP			/* undef to save memory	*/
44122abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
4420ac6f8b7Swdenk #define CFG_LOAD_ADDR	0x2000000	/* default load address */
4430ac6f8b7Swdenk #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
4440ac6f8b7Swdenk 
4452835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
44642d1f039Swdenk     #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
44742d1f039Swdenk #else
44842d1f039Swdenk     #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
44942d1f039Swdenk #endif
4500ac6f8b7Swdenk 
45142d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
45242d1f039Swdenk #define CFG_MAXARGS	16		/* max number of command args */
45342d1f039Swdenk #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
45442d1f039Swdenk #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
45542d1f039Swdenk 
45642d1f039Swdenk /*
45742d1f039Swdenk  * For booting Linux, the board info and command line data
45842d1f039Swdenk  * have to be in the first 8 MB of memory, since this is
45942d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
46042d1f039Swdenk  */
46142d1f039Swdenk #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
46242d1f039Swdenk 
46342d1f039Swdenk /* Cache Configuration */
46442d1f039Swdenk #define CFG_DCACHE_SIZE		32768
46542d1f039Swdenk #define CFG_CACHELINE_SIZE	32
4662835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
46742d1f039Swdenk #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
46842d1f039Swdenk #endif
46942d1f039Swdenk 
47042d1f039Swdenk /*
47142d1f039Swdenk  * Internal Definitions
47242d1f039Swdenk  *
47342d1f039Swdenk  * Boot Flags
47442d1f039Swdenk  */
47542d1f039Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
47642d1f039Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot */
47742d1f039Swdenk 
4782835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
47942d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
48042d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
48142d1f039Swdenk #endif
48242d1f039Swdenk 
4839aea9530Swdenk 
4849aea9530Swdenk /*
4859aea9530Swdenk  * Environment Configuration
4869aea9530Swdenk  */
4870ac6f8b7Swdenk 
4880ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
48942d1f039Swdenk #if defined(CONFIG_TSEC_ENET)
49010327dc5SAndy Fleming #define CONFIG_HAS_ETH0
4910ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
492e2ffd59bSwdenk #define CONFIG_HAS_ETH1
4930ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
494e2ffd59bSwdenk #define CONFIG_HAS_ETH2
4950ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
49642d1f039Swdenk #endif
49742d1f039Swdenk 
4980ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
4990ac6f8b7Swdenk 
5000ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
5010ac6f8b7Swdenk #define CONFIG_ROOTPATH		/nfsroot
5020ac6f8b7Swdenk #define CONFIG_BOOTFILE		your.uImage
5030ac6f8b7Swdenk 
5040ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
5050ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
5060ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
5070ac6f8b7Swdenk 
5080ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
5090ac6f8b7Swdenk 
5100ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5110ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
5120ac6f8b7Swdenk 
5130ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
5140ac6f8b7Swdenk 
5150ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
5160ac6f8b7Swdenk    "netdev=eth0\0"                                                      \
5170ac6f8b7Swdenk    "consoledev=ttyS0\0"                                                 \
518d3ec0d94SAndy Fleming    "ramdiskaddr=1000000\0"						\
5198272dc2fSAndy Fleming    "ramdiskfile=your.ramdisk.u-boot\0"					\
5208272dc2fSAndy Fleming    "fdtaddr=400000\0"							\
5218272dc2fSAndy Fleming    "fdtfile=your.fdt.dtb\0"
5220ac6f8b7Swdenk 
5230ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
5240ac6f8b7Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
5250ac6f8b7Swdenk       "nfsroot=$serverip:$rootpath "                                    \
5260ac6f8b7Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5270ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
5280ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
5298272dc2fSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
5308272dc2fSAndy Fleming    "bootm $loadaddr - $fdtaddr"
5310ac6f8b7Swdenk 
5320ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
5330ac6f8b7Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
5340ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
5350ac6f8b7Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
5360ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
5378272dc2fSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
538d3ec0d94SAndy Fleming    "bootm $loadaddr $ramdiskaddr $fdtaddr"
5390ac6f8b7Swdenk 
5400ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
54142d1f039Swdenk 
54242d1f039Swdenk #endif	/* __CONFIG_H */
543