xref: /rk3399_rockchip-uboot/include/configs/MPC8540ADS.h (revision 7c57f3e85970819e72e45cdb89d6dfbb896d557b)
142d1f039Swdenk /*
2*7c57f3e8SKumar Gala  * Copyright 2004, 2011 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
250ac6f8b7Swdenk /*
260ac6f8b7Swdenk  * mpc8540ads board configuration file
270ac6f8b7Swdenk  *
280ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
290ac6f8b7Swdenk  *
300ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
310ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
4142d1f039Swdenk #define CONFIG_MPC8540		1	/* MPC8540 specific */
4242d1f039Swdenk #define CONFIG_MPC8540ADS	1	/* MPC8540ADS board specific */
4342d1f039Swdenk 
442ae18241SWolfgang Denk /*
452ae18241SWolfgang Denk  * default CCARBAR is at 0xff700000
462ae18241SWolfgang Denk  * assume U-Boot is less than 0.5MB
472ae18241SWolfgang Denk  */
482ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xfff80000
492ae18241SWolfgang Denk 
50288693abSJon Loeliger #ifndef CONFIG_HAS_FEC
51288693abSJon Loeliger #define CONFIG_HAS_FEC		1	/* 8540 has FEC */
52288693abSJon Loeliger #endif
53288693abSJon Loeliger 
540ac6f8b7Swdenk #define CONFIG_PCI
550151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
5642d1f039Swdenk #define CONFIG_TSEC_ENET		/* tsec ethernet support */
5742d1f039Swdenk #define CONFIG_ENV_OVERWRITE
587232a272SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
5942d1f039Swdenk 
600ac6f8b7Swdenk /*
610ac6f8b7Swdenk  * sysclk for MPC85xx
620ac6f8b7Swdenk  *
630ac6f8b7Swdenk  * Two valid values are:
640ac6f8b7Swdenk  *    33000000
650ac6f8b7Swdenk  *    66000000
660ac6f8b7Swdenk  *
670ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
689aea9530Swdenk  * is likely the desired value here, so that is now the default.
699aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
709aea9530Swdenk  * must match the settings of some switches.  Details can be found
719aea9530Swdenk  * in the README.mpc85xxads.
7234c3c0e0SMatthew McClintock  *
7334c3c0e0SMatthew McClintock  * XXX -- Can't we run at 66 MHz, anyway?  PCI should drop to
7434c3c0e0SMatthew McClintock  * 33MHz to accommodate, based on a PCI pin.
7534c3c0e0SMatthew McClintock  * Note that PCI-X won't work at 33MHz.
760ac6f8b7Swdenk  */
770ac6f8b7Swdenk 
789aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
7934c3c0e0SMatthew McClintock #define CONFIG_SYS_CLK_FREQ	33000000
8042d1f039Swdenk #endif
8142d1f039Swdenk 
829aea9530Swdenk 
830ac6f8b7Swdenk /*
840ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
850ac6f8b7Swdenk  */
8642d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
870ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
8842d1f039Swdenk 
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
9142d1f039Swdenk 
9242d1f039Swdenk 
9342d1f039Swdenk /*
9442d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
9542d1f039Swdenk  * actual resources get mapped (not physical addresses)
9642d1f039Swdenk  */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
10142d1f039Swdenk 
1029617c8d4SKumar Gala /* DDR Setup */
1039617c8d4SKumar Gala #define CONFIG_FSL_DDR1
1049617c8d4SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
1059617c8d4SKumar Gala #define CONFIG_DDR_SPD
1069617c8d4SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1079aea9530Swdenk 
1089617c8d4SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
1099617c8d4SKumar Gala 
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1129aea9530Swdenk 
1139617c8d4SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
1149617c8d4SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1159617c8d4SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
1169aea9530Swdenk 
1179617c8d4SKumar Gala /* I2C addresses of SPD EEPROMs */
1189617c8d4SKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1199617c8d4SKumar Gala 
1209617c8d4SKumar Gala /* These are used when DDR doesn't use SPD. */
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	128		/* DDR is 128MB */
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80000002
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x37344321
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		0x00000062	/* DLL,normal,seq,4/2.5 */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
12942d1f039Swdenk 
1300ac6f8b7Swdenk /*
1310ac6f8b7Swdenk  * SDRAM on the Local Bus
1320ac6f8b7Swdenk  */
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
13542d1f039Swdenk 
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff001801	/* port size 32bit */
13842d1f039Swdenk 
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	64		/* sectors per device */
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
14542d1f039Swdenk 
14614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
14742d1f039Swdenk 
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
15042d1f039Swdenk #else
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
15242d1f039Swdenk #endif
15342d1f039Swdenk 
15400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
15742d1f039Swdenk 
1580ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1590ac6f8b7Swdenk 
16042d1f039Swdenk 
1610ac6f8b7Swdenk /*
1620ac6f8b7Swdenk  * Local Bus Definitions
1630ac6f8b7Swdenk  */
1640ac6f8b7Swdenk 
1650ac6f8b7Swdenk /*
1660ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
1680ac6f8b7Swdenk  *
1690ac6f8b7Swdenk  * For BR2, need:
1700ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1710ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1720ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1730ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1740ac6f8b7Swdenk  *    Valid = BR[31] = 1
1750ac6f8b7Swdenk  *
1760ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1770ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1780ac6f8b7Swdenk  *
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
1800ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1810ac6f8b7Swdenk  */
1820ac6f8b7Swdenk 
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf0001861
1840ac6f8b7Swdenk 
1850ac6f8b7Swdenk /*
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
1870ac6f8b7Swdenk  *
1880ac6f8b7Swdenk  * For OR2, need:
1890ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1900ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1910ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1920ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1930ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1940ac6f8b7Swdenk  *
1950ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1960ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1970ac6f8b7Swdenk  */
1980ac6f8b7Swdenk 
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
2000ac6f8b7Swdenk 
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
2050ac6f8b7Swdenk 
206b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_BSMA1516	\
207b0fe93edSKumar Gala 				| LSDMR_RFCR5		\
208b0fe93edSKumar Gala 				| LSDMR_PRETOACT3	\
209b0fe93edSKumar Gala 				| LSDMR_ACTTORW3	\
210b0fe93edSKumar Gala 				| LSDMR_BL8		\
211b0fe93edSKumar Gala 				| LSDMR_WRC2		\
212b0fe93edSKumar Gala 				| LSDMR_CL3		\
213b0fe93edSKumar Gala 				| LSDMR_RFEN		\
2140ac6f8b7Swdenk 				)
2150ac6f8b7Swdenk 
2160ac6f8b7Swdenk /*
2170ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
2180ac6f8b7Swdenk  */
219b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
220b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
221b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
222b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
223b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
2240ac6f8b7Swdenk 
22542d1f039Swdenk 
2269aea9530Swdenk /*
2279aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
2289aea9530Swdenk  */
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM          0xf8000801
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0xffffe1f1
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR		(CONFIG_SYS_BR4_PRELIM & 0xffff8000)
23242d1f039Swdenk 
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
235553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
23642d1f039Swdenk 
23725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
23942d1f039Swdenk 
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
24242d1f039Swdenk 
24342d1f039Swdenk /* Serial Port */
24442d1f039Swdenk #define CONFIG_CONS_INDEX     1
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE    1
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
24942d1f039Swdenk 
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
25142d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
25242d1f039Swdenk 
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
25542d1f039Swdenk 
25642d1f039Swdenk /* Use the HUSH parser */
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef  CONFIG_SYS_HUSH_PARSER
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
26042d1f039Swdenk #endif
26142d1f039Swdenk 
2620e16387dSMatthew McClintock /* pass open firmware flat tree */
2630fd5ec66SKumar Gala #define CONFIG_OF_LIBFDT		1
2640e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
2650fd5ec66SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2660e16387dSMatthew McClintock 
26720476726SJon Loeliger /*
26820476726SJon Loeliger  * I2C
26920476726SJon Loeliger  */
27020476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
27142d1f039Swdenk #define CONFIG_HARD_I2C		/* I2C with hardware support*/
27242d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
27742d1f039Swdenk 
2780ac6f8b7Swdenk /* RapidIO MMU */
2795af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT	0xc0000000	/* base address */
28010795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS	0xc0000000	/* base address */
2815af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS	0xc0000000
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
2830ac6f8b7Swdenk 
2840ac6f8b7Swdenk /*
2850ac6f8b7Swdenk  * General PCI
286362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
2870ac6f8b7Swdenk  */
2885af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
28910795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
2905af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
292aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
2935f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x100000	/* 1M */
2960ac6f8b7Swdenk 
29742d1f039Swdenk #if defined(CONFIG_PCI)
2980ac6f8b7Swdenk 
29942d1f039Swdenk #define CONFIG_NET_MULTI
30042d1f039Swdenk #define CONFIG_PCI_PNP			/* do pci plug-and-play */
3010ac6f8b7Swdenk 
3020ac6f8b7Swdenk #undef CONFIG_EEPRO100
3030ac6f8b7Swdenk #undef CONFIG_TULIP
3040ac6f8b7Swdenk 
30542d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
30642d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
30742d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
30842d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
30942d1f039Swdenk #endif
3100ac6f8b7Swdenk 
3110ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
3130ac6f8b7Swdenk 
3140ac6f8b7Swdenk #endif	/* CONFIG_PCI */
3150ac6f8b7Swdenk 
3160ac6f8b7Swdenk 
3170ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET)
3180ac6f8b7Swdenk 
3190ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI
32042d1f039Swdenk #define CONFIG_NET_MULTI	1
32142d1f039Swdenk #endif
32242d1f039Swdenk 
3230ac6f8b7Swdenk #define CONFIG_MII		1	/* MII PHY management */
324255a3577SKim Phillips #define CONFIG_TSEC1	1
325255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
326255a3577SKim Phillips #define CONFIG_TSEC2	1
327255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
3280ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
3290ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
3300ac6f8b7Swdenk #define TSEC1_PHYIDX		0
3310ac6f8b7Swdenk #define TSEC2_PHYIDX		0
3323a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3333a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
3349aea9530Swdenk 
335288693abSJon Loeliger 
336288693abSJon Loeliger #if CONFIG_HAS_FEC
3379aea9530Swdenk #define CONFIG_MPC85XX_FEC	1
338d9b94f28SJon Loeliger #define CONFIG_MPC85XX_FEC_NAME		"FEC"
3399aea9530Swdenk #define FEC_PHY_ADDR		3
3400ac6f8b7Swdenk #define FEC_PHYIDX		0
3413a79013eSAndy Fleming #define FEC_FLAGS		0
342288693abSJon Loeliger #endif
3439aea9530Swdenk 
344d9b94f28SJon Loeliger /* Options are: TSEC[0-1], FEC */
345d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
3460ac6f8b7Swdenk 
3470ac6f8b7Swdenk #endif	/* CONFIG_TSEC_ENET */
3480ac6f8b7Swdenk 
3490ac6f8b7Swdenk 
3500ac6f8b7Swdenk /*
3510ac6f8b7Swdenk  * Environment
3520ac6f8b7Swdenk  */
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3545a1aceb0SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_IS_IN_FLASH	1
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
3560e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
3570e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
35842d1f039Swdenk #else
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */
36093f6d725SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3620e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
36342d1f039Swdenk #endif
36442d1f039Swdenk 
36542d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
36742d1f039Swdenk 
3682835e518SJon Loeliger 
3692835e518SJon Loeliger /*
370659e2f67SJon Loeliger  * BOOTP options
371659e2f67SJon Loeliger  */
372659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
373659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
374659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
375659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
376659e2f67SJon Loeliger 
377659e2f67SJon Loeliger 
378659e2f67SJon Loeliger /*
3792835e518SJon Loeliger  * Command line configuration.
3802835e518SJon Loeliger  */
3812835e518SJon Loeliger #include <config_cmd_default.h>
3822835e518SJon Loeliger 
3832835e518SJon Loeliger #define CONFIG_CMD_PING
3842835e518SJon Loeliger #define CONFIG_CMD_I2C
38582ac8c97SKumar Gala #define CONFIG_CMD_ELF
3861c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
3871c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
3882835e518SJon Loeliger 
38942d1f039Swdenk #if defined(CONFIG_PCI)
3902835e518SJon Loeliger     #define CONFIG_CMD_PCI
39142d1f039Swdenk #endif
3920ac6f8b7Swdenk 
3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
394bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
3952835e518SJon Loeliger     #undef CONFIG_CMD_LOADS
3962835e518SJon Loeliger #endif
3972835e518SJon Loeliger 
39842d1f039Swdenk 
39942d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
40042d1f039Swdenk 
40142d1f039Swdenk /*
40242d1f039Swdenk  * Miscellaneous configurable options
40342d1f039Swdenk  */
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
40522abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4065be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4090ac6f8b7Swdenk 
4102835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
41242d1f039Swdenk #else
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
41442d1f039Swdenk #endif
4150ac6f8b7Swdenk 
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
42042d1f039Swdenk 
42142d1f039Swdenk /*
42242d1f039Swdenk  * For booting Linux, the board info and command line data
42389188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
42442d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
42542d1f039Swdenk  */
42689188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
427*7c57f3e8SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
42842d1f039Swdenk 
4292835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
43042d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
43142d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
43242d1f039Swdenk #endif
43342d1f039Swdenk 
4349aea9530Swdenk 
4359aea9530Swdenk /*
4369aea9530Swdenk  * Environment Configuration
4379aea9530Swdenk  */
4380ac6f8b7Swdenk 
4390ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
44042d1f039Swdenk #if defined(CONFIG_TSEC_ENET)
44110327dc5SAndy Fleming #define CONFIG_HAS_ETH0
4420ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
443e2ffd59bSwdenk #define CONFIG_HAS_ETH1
4440ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
445e2ffd59bSwdenk #define CONFIG_HAS_ETH2
4460ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
44742d1f039Swdenk #endif
44842d1f039Swdenk 
4490ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
4500ac6f8b7Swdenk 
4510ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
4520ac6f8b7Swdenk #define CONFIG_ROOTPATH		/nfsroot
4530ac6f8b7Swdenk #define CONFIG_BOOTFILE		your.uImage
4540ac6f8b7Swdenk 
4550ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
4560ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
4570ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
4580ac6f8b7Swdenk 
4590ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
4600ac6f8b7Swdenk 
4610ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
4620ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
4630ac6f8b7Swdenk 
4640ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
4650ac6f8b7Swdenk 
4660ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
4670ac6f8b7Swdenk    "netdev=eth0\0"                                                      \
4680ac6f8b7Swdenk    "consoledev=ttyS0\0"                                                 \
469d3ec0d94SAndy Fleming    "ramdiskaddr=1000000\0"						\
4708272dc2fSAndy Fleming    "ramdiskfile=your.ramdisk.u-boot\0"					\
4718272dc2fSAndy Fleming    "fdtaddr=400000\0"							\
4728272dc2fSAndy Fleming    "fdtfile=your.fdt.dtb\0"
4730ac6f8b7Swdenk 
4740ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
4750ac6f8b7Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
4760ac6f8b7Swdenk       "nfsroot=$serverip:$rootpath "                                    \
4770ac6f8b7Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
4780ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
4790ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
4808272dc2fSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
4818272dc2fSAndy Fleming    "bootm $loadaddr - $fdtaddr"
4820ac6f8b7Swdenk 
4830ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
4840ac6f8b7Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
4850ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
4860ac6f8b7Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
4870ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
4888272dc2fSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
489d3ec0d94SAndy Fleming    "bootm $loadaddr $ramdiskaddr $fdtaddr"
4900ac6f8b7Swdenk 
4910ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
49242d1f039Swdenk 
49342d1f039Swdenk #endif	/* __CONFIG_H */
494