142d1f039Swdenk /* 27c57f3e8SKumar Gala * Copyright 2004, 2011 Freescale Semiconductor. 342d1f039Swdenk * (C) Copyright 2002,2003 Motorola,Inc. 442d1f039Swdenk * Xianghua Xiao <X.Xiao@motorola.com> 542d1f039Swdenk * 6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 742d1f039Swdenk */ 842d1f039Swdenk 90ac6f8b7Swdenk /* 100ac6f8b7Swdenk * mpc8540ads board configuration file 110ac6f8b7Swdenk * 120ac6f8b7Swdenk * Please refer to doc/README.mpc85xx for more info. 130ac6f8b7Swdenk * 140ac6f8b7Swdenk * Make sure you change the MAC address and other network params first, 150ac6f8b7Swdenk * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 1642d1f039Swdenk */ 1742d1f039Swdenk 1842d1f039Swdenk #ifndef __CONFIG_H 1942d1f039Swdenk #define __CONFIG_H 2042d1f039Swdenk 2142d1f039Swdenk /* High Level Configuration Options */ 2242d1f039Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 2342d1f039Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 2442d1f039Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 2542d1f039Swdenk #define CONFIG_MPC8540 1 /* MPC8540 specific */ 2642d1f039Swdenk #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */ 2742d1f039Swdenk 282ae18241SWolfgang Denk /* 292ae18241SWolfgang Denk * default CCARBAR is at 0xff700000 302ae18241SWolfgang Denk * assume U-Boot is less than 0.5MB 312ae18241SWolfgang Denk */ 322ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 332ae18241SWolfgang Denk 34288693abSJon Loeliger #ifndef CONFIG_HAS_FEC 35288693abSJon Loeliger #define CONFIG_HAS_FEC 1 /* 8540 has FEC */ 36288693abSJon Loeliger #endif 37288693abSJon Loeliger 380ac6f8b7Swdenk #define CONFIG_PCI 39842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 400151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 4142d1f039Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4242d1f039Swdenk #define CONFIG_ENV_OVERWRITE 437232a272SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 4442d1f039Swdenk 450ac6f8b7Swdenk /* 460ac6f8b7Swdenk * sysclk for MPC85xx 470ac6f8b7Swdenk * 480ac6f8b7Swdenk * Two valid values are: 490ac6f8b7Swdenk * 33000000 500ac6f8b7Swdenk * 66000000 510ac6f8b7Swdenk * 520ac6f8b7Swdenk * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 539aea9530Swdenk * is likely the desired value here, so that is now the default. 549aea9530Swdenk * The board, however, can run at 66MHz. In any event, this value 559aea9530Swdenk * must match the settings of some switches. Details can be found 569aea9530Swdenk * in the README.mpc85xxads. 5734c3c0e0SMatthew McClintock * 5834c3c0e0SMatthew McClintock * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to 5934c3c0e0SMatthew McClintock * 33MHz to accommodate, based on a PCI pin. 6034c3c0e0SMatthew McClintock * Note that PCI-X won't work at 33MHz. 610ac6f8b7Swdenk */ 620ac6f8b7Swdenk 639aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ 6434c3c0e0SMatthew McClintock #define CONFIG_SYS_CLK_FREQ 33000000 6542d1f039Swdenk #endif 6642d1f039Swdenk 679aea9530Swdenk 680ac6f8b7Swdenk /* 690ac6f8b7Swdenk * These can be toggled for performance analysis, otherwise use default. 700ac6f8b7Swdenk */ 7142d1f039Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 720ac6f8b7Swdenk #define CONFIG_BTB /* toggle branch predition */ 7342d1f039Swdenk 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 7642d1f039Swdenk 77e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 78e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 7942d1f039Swdenk 809617c8d4SKumar Gala /* DDR Setup */ 819617c8d4SKumar Gala #define CONFIG_FSL_DDR1 829617c8d4SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 839617c8d4SKumar Gala #define CONFIG_DDR_SPD 849617c8d4SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 859aea9530Swdenk 869617c8d4SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 879617c8d4SKumar Gala 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 909aea9530Swdenk 919617c8d4SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 929617c8d4SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 939617c8d4SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 949aea9530Swdenk 959617c8d4SKumar Gala /* I2C addresses of SPD EEPROMs */ 969617c8d4SKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 979617c8d4SKumar Gala 989617c8d4SKumar Gala /* These are used when DDR doesn't use SPD. */ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x37344321 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 10742d1f039Swdenk 1080ac6f8b7Swdenk /* 1090ac6f8b7Swdenk * SDRAM on the Local Bus 1100ac6f8b7Swdenk */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 11342d1f039Swdenk 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ 11642d1f039Swdenk 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 12342d1f039Swdenk 12414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 12542d1f039Swdenk 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 12842d1f039Swdenk #else 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 13042d1f039Swdenk #endif 13142d1f039Swdenk 13200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 13542d1f039Swdenk 1360ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ 1370ac6f8b7Swdenk 13842d1f039Swdenk 1390ac6f8b7Swdenk /* 1400ac6f8b7Swdenk * Local Bus Definitions 1410ac6f8b7Swdenk */ 1420ac6f8b7Swdenk 1430ac6f8b7Swdenk /* 1440ac6f8b7Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 1460ac6f8b7Swdenk * 1470ac6f8b7Swdenk * For BR2, need: 1480ac6f8b7Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 1490ac6f8b7Swdenk * port-size = 32-bits = BR2[19:20] = 11 1500ac6f8b7Swdenk * no parity checking = BR2[21:22] = 00 1510ac6f8b7Swdenk * SDRAM for MSEL = BR2[24:26] = 011 1520ac6f8b7Swdenk * Valid = BR[31] = 1 1530ac6f8b7Swdenk * 1540ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1550ac6f8b7Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 1560ac6f8b7Swdenk * 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 1580ac6f8b7Swdenk * FIXME: the top 17 bits of BR2. 1590ac6f8b7Swdenk */ 1600ac6f8b7Swdenk 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 1620ac6f8b7Swdenk 1630ac6f8b7Swdenk /* 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 1650ac6f8b7Swdenk * 1660ac6f8b7Swdenk * For OR2, need: 1670ac6f8b7Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 1680ac6f8b7Swdenk * XAM, OR2[17:18] = 11 1690ac6f8b7Swdenk * 9 columns OR2[19-21] = 010 1700ac6f8b7Swdenk * 13 rows OR2[23-25] = 100 1710ac6f8b7Swdenk * EAD set for extra time OR[31] = 1 1720ac6f8b7Swdenk * 1730ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1740ac6f8b7Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 1750ac6f8b7Swdenk */ 1760ac6f8b7Swdenk 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 1780ac6f8b7Swdenk 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 1830ac6f8b7Swdenk 184b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ 185b0fe93edSKumar Gala | LSDMR_RFCR5 \ 186b0fe93edSKumar Gala | LSDMR_PRETOACT3 \ 187b0fe93edSKumar Gala | LSDMR_ACTTORW3 \ 188b0fe93edSKumar Gala | LSDMR_BL8 \ 189b0fe93edSKumar Gala | LSDMR_WRC2 \ 190b0fe93edSKumar Gala | LSDMR_CL3 \ 191b0fe93edSKumar Gala | LSDMR_RFEN \ 1920ac6f8b7Swdenk ) 1930ac6f8b7Swdenk 1940ac6f8b7Swdenk /* 1950ac6f8b7Swdenk * SDRAM Controller configuration sequence. 1960ac6f8b7Swdenk */ 197b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 198b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 199b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 200b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 201b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 2020ac6f8b7Swdenk 20342d1f039Swdenk 2049aea9530Swdenk /* 2059aea9530Swdenk * 32KB, 8-bit wide for ADS config reg 2069aea9530Swdenk */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xf8000801 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) 21042d1f039Swdenk 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 213553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 21442d1f039Swdenk 21525ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 21742d1f039Swdenk 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 22042d1f039Swdenk 22142d1f039Swdenk /* Serial Port */ 22242d1f039Swdenk #define CONFIG_CONS_INDEX 1 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 22742d1f039Swdenk 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 22942d1f039Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 23042d1f039Swdenk 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 23342d1f039Swdenk 23442d1f039Swdenk /* Use the HUSH parser */ 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 23742d1f039Swdenk #endif 23842d1f039Swdenk 2390e16387dSMatthew McClintock /* pass open firmware flat tree */ 2400fd5ec66SKumar Gala #define CONFIG_OF_LIBFDT 1 2410e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 2420fd5ec66SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2430e16387dSMatthew McClintock 24420476726SJon Loeliger /* 24520476726SJon Loeliger * I2C 24620476726SJon Loeliger */ 24720476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 24842d1f039Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 24942d1f039Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 25442d1f039Swdenk 2550ac6f8b7Swdenk /* RapidIO MMU */ 2565af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ 25710795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ 2585af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 2600ac6f8b7Swdenk 2610ac6f8b7Swdenk /* 2620ac6f8b7Swdenk * General PCI 263362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 2640ac6f8b7Swdenk */ 2655af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 26610795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 2675af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 269aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 2705f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 2730ac6f8b7Swdenk 27442d1f039Swdenk #if defined(CONFIG_PCI) 2750ac6f8b7Swdenk 27642d1f039Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 2770ac6f8b7Swdenk 2780ac6f8b7Swdenk #undef CONFIG_EEPRO100 2790ac6f8b7Swdenk #undef CONFIG_TULIP 2800ac6f8b7Swdenk 28142d1f039Swdenk #if !defined(CONFIG_PCI_PNP) 28242d1f039Swdenk #define PCI_ENET0_IOADDR 0xe0000000 28342d1f039Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 28442d1f039Swdenk #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 28542d1f039Swdenk #endif 2860ac6f8b7Swdenk 2870ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 2890ac6f8b7Swdenk 2900ac6f8b7Swdenk #endif /* CONFIG_PCI */ 2910ac6f8b7Swdenk 2920ac6f8b7Swdenk 2930ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET) 2940ac6f8b7Swdenk 2950ac6f8b7Swdenk #define CONFIG_MII 1 /* MII PHY management */ 296255a3577SKim Phillips #define CONFIG_TSEC1 1 297255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 298255a3577SKim Phillips #define CONFIG_TSEC2 1 299255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 3000ac6f8b7Swdenk #define TSEC1_PHY_ADDR 0 3010ac6f8b7Swdenk #define TSEC2_PHY_ADDR 1 3020ac6f8b7Swdenk #define TSEC1_PHYIDX 0 3030ac6f8b7Swdenk #define TSEC2_PHYIDX 0 3043a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3053a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 3069aea9530Swdenk 307288693abSJon Loeliger 308288693abSJon Loeliger #if CONFIG_HAS_FEC 3099aea9530Swdenk #define CONFIG_MPC85XX_FEC 1 310d9b94f28SJon Loeliger #define CONFIG_MPC85XX_FEC_NAME "FEC" 3119aea9530Swdenk #define FEC_PHY_ADDR 3 3120ac6f8b7Swdenk #define FEC_PHYIDX 0 3133a79013eSAndy Fleming #define FEC_FLAGS 0 314288693abSJon Loeliger #endif 3159aea9530Swdenk 316d9b94f28SJon Loeliger /* Options are: TSEC[0-1], FEC */ 317d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 3180ac6f8b7Swdenk 3190ac6f8b7Swdenk #endif /* CONFIG_TSEC_ENET */ 3200ac6f8b7Swdenk 3210ac6f8b7Swdenk 3220ac6f8b7Swdenk /* 3230ac6f8b7Swdenk * Environment 3240ac6f8b7Swdenk */ 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3265a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3280e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3290e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 33042d1f039Swdenk #else 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 33293f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3340e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 33542d1f039Swdenk #endif 33642d1f039Swdenk 33742d1f039Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 33942d1f039Swdenk 3402835e518SJon Loeliger 3412835e518SJon Loeliger /* 342659e2f67SJon Loeliger * BOOTP options 343659e2f67SJon Loeliger */ 344659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 345659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 346659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 347659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 348659e2f67SJon Loeliger 349659e2f67SJon Loeliger 350659e2f67SJon Loeliger /* 3512835e518SJon Loeliger * Command line configuration. 3522835e518SJon Loeliger */ 3532835e518SJon Loeliger #include <config_cmd_default.h> 3542835e518SJon Loeliger 3552835e518SJon Loeliger #define CONFIG_CMD_PING 3562835e518SJon Loeliger #define CONFIG_CMD_I2C 35782ac8c97SKumar Gala #define CONFIG_CMD_ELF 3581c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 3591c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 3602835e518SJon Loeliger 36142d1f039Swdenk #if defined(CONFIG_PCI) 3622835e518SJon Loeliger #define CONFIG_CMD_PCI 36342d1f039Swdenk #endif 3640ac6f8b7Swdenk 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 366bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 3672835e518SJon Loeliger #undef CONFIG_CMD_LOADS 3682835e518SJon Loeliger #endif 3692835e518SJon Loeliger 37042d1f039Swdenk 37142d1f039Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 37242d1f039Swdenk 37342d1f039Swdenk /* 37442d1f039Swdenk * Miscellaneous configurable options 37542d1f039Swdenk */ 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 37722abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 3785be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 3810ac6f8b7Swdenk 3822835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 38442d1f039Swdenk #else 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 38642d1f039Swdenk #endif 3870ac6f8b7Swdenk 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 39242d1f039Swdenk 39342d1f039Swdenk /* 39442d1f039Swdenk * For booting Linux, the board info and command line data 395a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 39642d1f039Swdenk * the maximum mapped by the Linux kernel during initialization. 39742d1f039Swdenk */ 398a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 399a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 40042d1f039Swdenk 4012835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 40242d1f039Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 40342d1f039Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 40442d1f039Swdenk #endif 40542d1f039Swdenk 4069aea9530Swdenk 4079aea9530Swdenk /* 4089aea9530Swdenk * Environment Configuration 4099aea9530Swdenk */ 4100ac6f8b7Swdenk 4110ac6f8b7Swdenk /* The mac addresses for all ethernet interface */ 41242d1f039Swdenk #if defined(CONFIG_TSEC_ENET) 41310327dc5SAndy Fleming #define CONFIG_HAS_ETH0 4140ac6f8b7Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 415e2ffd59bSwdenk #define CONFIG_HAS_ETH1 4160ac6f8b7Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 417e2ffd59bSwdenk #define CONFIG_HAS_ETH2 4180ac6f8b7Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 41942d1f039Swdenk #endif 42042d1f039Swdenk 4210ac6f8b7Swdenk #define CONFIG_IPADDR 192.168.1.253 4220ac6f8b7Swdenk 4230ac6f8b7Swdenk #define CONFIG_HOSTNAME unknown 4248b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 425b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 4260ac6f8b7Swdenk 4270ac6f8b7Swdenk #define CONFIG_SERVERIP 192.168.1.1 4280ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 4290ac6f8b7Swdenk #define CONFIG_NETMASK 255.255.255.0 4300ac6f8b7Swdenk 4310ac6f8b7Swdenk #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 4320ac6f8b7Swdenk 4330ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 4340ac6f8b7Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 4350ac6f8b7Swdenk 4360ac6f8b7Swdenk #define CONFIG_BAUDRATE 115200 4370ac6f8b7Swdenk 4380ac6f8b7Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 4390ac6f8b7Swdenk "netdev=eth0\0" \ 4400ac6f8b7Swdenk "consoledev=ttyS0\0" \ 441d3ec0d94SAndy Fleming "ramdiskaddr=1000000\0" \ 4428272dc2fSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 4438272dc2fSAndy Fleming "fdtaddr=400000\0" \ 4448272dc2fSAndy Fleming "fdtfile=your.fdt.dtb\0" 4450ac6f8b7Swdenk 4460ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND \ 4470ac6f8b7Swdenk "setenv bootargs root=/dev/nfs rw " \ 4480ac6f8b7Swdenk "nfsroot=$serverip:$rootpath " \ 4490ac6f8b7Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 4500ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 4510ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 4528272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 4538272dc2fSAndy Fleming "bootm $loadaddr - $fdtaddr" 4540ac6f8b7Swdenk 4550ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \ 4560ac6f8b7Swdenk "setenv bootargs root=/dev/ram rw " \ 4570ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 4580ac6f8b7Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 4590ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 4608272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 461d3ec0d94SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr" 4620ac6f8b7Swdenk 4630ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 46442d1f039Swdenk 46542d1f039Swdenk #endif /* __CONFIG_H */ 466