142d1f039Swdenk /* 2*0ac6f8b7Swdenk * Copyright 2004 Freescale Semiconductor. 342d1f039Swdenk * (C) Copyright 2002,2003 Motorola,Inc. 442d1f039Swdenk * Xianghua Xiao <X.Xiao@motorola.com> 542d1f039Swdenk * 642d1f039Swdenk * See file CREDITS for list of people who contributed to this 742d1f039Swdenk * project. 842d1f039Swdenk * 942d1f039Swdenk * This program is free software; you can redistribute it and/or 1042d1f039Swdenk * modify it under the terms of the GNU General Public License as 1142d1f039Swdenk * published by the Free Software Foundation; either version 2 of 1242d1f039Swdenk * the License, or (at your option) any later version. 1342d1f039Swdenk * 1442d1f039Swdenk * This program is distributed in the hope that it will be useful, 1542d1f039Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1642d1f039Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1742d1f039Swdenk * GNU General Public License for more details. 1842d1f039Swdenk * 1942d1f039Swdenk * You should have received a copy of the GNU General Public License 2042d1f039Swdenk * along with this program; if not, write to the Free Software 2142d1f039Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2242d1f039Swdenk * MA 02111-1307 USA 2342d1f039Swdenk */ 2442d1f039Swdenk 25*0ac6f8b7Swdenk /* 26*0ac6f8b7Swdenk * mpc8540ads board configuration file 27*0ac6f8b7Swdenk * 28*0ac6f8b7Swdenk * Please refer to doc/README.mpc85xx for more info. 29*0ac6f8b7Swdenk * 30*0ac6f8b7Swdenk * Make sure you change the MAC address and other network params first, 31*0ac6f8b7Swdenk * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 3242d1f039Swdenk */ 3342d1f039Swdenk 3442d1f039Swdenk #ifndef __CONFIG_H 3542d1f039Swdenk #define __CONFIG_H 3642d1f039Swdenk 3742d1f039Swdenk /* High Level Configuration Options */ 3842d1f039Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3942d1f039Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 4042d1f039Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 4142d1f039Swdenk #define CONFIG_MPC8540 1 /* MPC8540 specific */ 4242d1f039Swdenk #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */ 4342d1f039Swdenk 44*0ac6f8b7Swdenk #define CONFIG_PCI 4542d1f039Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4642d1f039Swdenk #define CONFIG_ENV_OVERWRITE 4742d1f039Swdenk #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 48*0ac6f8b7Swdenk #define CONFIG_DDR_ECC /* only for ECC DDR module */ 4942d1f039Swdenk #define CONFIG_DDR_DLL /* possible DLL fix needed */ 50*0ac6f8b7Swdenk #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ 5142d1f039Swdenk 52*0ac6f8b7Swdenk /* 53*0ac6f8b7Swdenk * Use Localbus SDRAM to emulate flash before we can program the flash. 54*0ac6f8b7Swdenk * Normally you need a flash-boot image(u-boot.bin). 55*0ac6f8b7Swdenk * If unsure #undef this. 5642d1f039Swdenk */ 5742d1f039Swdenk #undef CONFIG_RAM_AS_FLASH 5842d1f039Swdenk 59*0ac6f8b7Swdenk /* 60*0ac6f8b7Swdenk * sysclk for MPC85xx 61*0ac6f8b7Swdenk * 62*0ac6f8b7Swdenk * Two valid values are: 63*0ac6f8b7Swdenk * 33000000 64*0ac6f8b7Swdenk * 66000000 65*0ac6f8b7Swdenk * 66*0ac6f8b7Swdenk * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 67*0ac6f8b7Swdenk * is likely the desired value here. The board, however, can run and 68*0ac6f8b7Swdenk * defaults to 66Mhz. In any event, this value must match the settings 69*0ac6f8b7Swdenk * of SW15[1] and SW17[8], and likely SW6[0:1], the SYSCLK as well. 70*0ac6f8b7Swdenk * 71*0ac6f8b7Swdenk * SW17[8] ------+ SW6 72*0ac6f8b7Swdenk * SW15[1] ----+ | [0:1] 73*0ac6f8b7Swdenk * V V V V 74*0ac6f8b7Swdenk * 33MHz 1 1 1 0 75*0ac6f8b7Swdenk * 66MHz 0 0 0 1 76*0ac6f8b7Swdenk */ 77*0ac6f8b7Swdenk 78*0ac6f8b7Swdenk #define CONFIG_SYS_CLK_FREQ 66000000 79*0ac6f8b7Swdenk 80*0ac6f8b7Swdenk 81*0ac6f8b7Swdenk #if !defined(CONFIG_SPD_EEPROM) 82*0ac6f8b7Swdenk #define CONFIG_DDR_SETTING /* manually set up DDR parameters */ 8342d1f039Swdenk #endif 8442d1f039Swdenk 85*0ac6f8b7Swdenk /* 86*0ac6f8b7Swdenk * These can be toggled for performance analysis, otherwise use default. 87*0ac6f8b7Swdenk */ 8842d1f039Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 89*0ac6f8b7Swdenk #define CONFIG_BTB /* toggle branch predition */ 90*0ac6f8b7Swdenk #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 9142d1f039Swdenk 92*0ac6f8b7Swdenk #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 9342d1f039Swdenk 9442d1f039Swdenk #undef CFG_DRAM_TEST /* memory test, takes time */ 95*0ac6f8b7Swdenk #define CFG_MEMTEST_START 0x00200000 /* memtest region */ 9642d1f039Swdenk #define CFG_MEMTEST_END 0x00400000 9742d1f039Swdenk 9842d1f039Swdenk 9942d1f039Swdenk /* 10042d1f039Swdenk * Base addresses -- Note these are effective addresses where the 10142d1f039Swdenk * actual resources get mapped (not physical addresses) 10242d1f039Swdenk */ 10342d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 104*0ac6f8b7Swdenk #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 10542d1f039Swdenk #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ 10642d1f039Swdenk 10742d1f039Swdenk #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 10842d1f039Swdenk #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE 109*0ac6f8b7Swdenk #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */ 11042d1f039Swdenk 111*0ac6f8b7Swdenk /* 112*0ac6f8b7Swdenk * SDRAM on the Local Bus 113*0ac6f8b7Swdenk */ 11442d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH) 11542d1f039Swdenk #define CFG_LBC_SDRAM_BASE 0xfc000000 /* Localbus SDRAM */ 11642d1f039Swdenk #else 117*0ac6f8b7Swdenk #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 11842d1f039Swdenk #endif 11942d1f039Swdenk #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 12042d1f039Swdenk 12142d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH) 12242d1f039Swdenk #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH 16M */ 12342d1f039Swdenk #define CFG_BR0_PRELIM 0xf8001801 /* port size 32bit */ 12442d1f039Swdenk #else /* Boot from real Flash */ 12542d1f039Swdenk #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 12642d1f039Swdenk #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */ 12742d1f039Swdenk #endif 12842d1f039Swdenk 12942d1f039Swdenk #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 13042d1f039Swdenk #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 13142d1f039Swdenk #define CFG_MAX_FLASH_SECT 64 /* sectors per device */ 13242d1f039Swdenk #undef CFG_FLASH_CHECKSUM 133*0ac6f8b7Swdenk #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 134*0ac6f8b7Swdenk #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 13542d1f039Swdenk 13642d1f039Swdenk #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 13742d1f039Swdenk 138*0ac6f8b7Swdenk 13942d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 14042d1f039Swdenk #define CFG_RAMBOOT 14142d1f039Swdenk #else 14242d1f039Swdenk #undef CFG_RAMBOOT 14342d1f039Swdenk #endif 14442d1f039Swdenk 14542d1f039Swdenk #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 14642d1f039Swdenk 147*0ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ 148*0ac6f8b7Swdenk 14942d1f039Swdenk #if defined(CONFIG_DDR_SETTING) 15042d1f039Swdenk #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 15142d1f039Swdenk #define CFG_DDR_CS0_CONFIG 0x80000002 15242d1f039Swdenk #define CFG_DDR_TIMING_1 0x37344321 15342d1f039Swdenk #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 15442d1f039Swdenk #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 15542d1f039Swdenk #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 15642d1f039Swdenk #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 15742d1f039Swdenk #endif 15842d1f039Swdenk 15942d1f039Swdenk 160*0ac6f8b7Swdenk /* 161*0ac6f8b7Swdenk * Local Bus Definitions 162*0ac6f8b7Swdenk */ 163*0ac6f8b7Swdenk 164*0ac6f8b7Swdenk /* 165*0ac6f8b7Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 166*0ac6f8b7Swdenk * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 167*0ac6f8b7Swdenk * 168*0ac6f8b7Swdenk * For BR2, need: 169*0ac6f8b7Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 170*0ac6f8b7Swdenk * port-size = 32-bits = BR2[19:20] = 11 171*0ac6f8b7Swdenk * no parity checking = BR2[21:22] = 00 172*0ac6f8b7Swdenk * SDRAM for MSEL = BR2[24:26] = 011 173*0ac6f8b7Swdenk * Valid = BR[31] = 1 174*0ac6f8b7Swdenk * 175*0ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 176*0ac6f8b7Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 177*0ac6f8b7Swdenk * 178*0ac6f8b7Swdenk * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 179*0ac6f8b7Swdenk * FIXME: the top 17 bits of BR2. 180*0ac6f8b7Swdenk */ 181*0ac6f8b7Swdenk 182*0ac6f8b7Swdenk #define CFG_BR2_PRELIM 0xf0001861 183*0ac6f8b7Swdenk 184*0ac6f8b7Swdenk /* 185*0ac6f8b7Swdenk * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 186*0ac6f8b7Swdenk * 187*0ac6f8b7Swdenk * For OR2, need: 188*0ac6f8b7Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 189*0ac6f8b7Swdenk * XAM, OR2[17:18] = 11 190*0ac6f8b7Swdenk * 9 columns OR2[19-21] = 010 191*0ac6f8b7Swdenk * 13 rows OR2[23-25] = 100 192*0ac6f8b7Swdenk * EAD set for extra time OR[31] = 1 193*0ac6f8b7Swdenk * 194*0ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 195*0ac6f8b7Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 196*0ac6f8b7Swdenk */ 197*0ac6f8b7Swdenk 19842d1f039Swdenk #define CFG_OR2_PRELIM 0xfc006901 199*0ac6f8b7Swdenk 200*0ac6f8b7Swdenk #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 201*0ac6f8b7Swdenk #define CFG_LBC_LBCR 0x00000000 /* LB config reg */ 202*0ac6f8b7Swdenk #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 203*0ac6f8b7Swdenk #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 204*0ac6f8b7Swdenk 205*0ac6f8b7Swdenk /* 206*0ac6f8b7Swdenk * LSDMR masks 207*0ac6f8b7Swdenk */ 208*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 209*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 210*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 211*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 212*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 213*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 214*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 215*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 216*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 217*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 218*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 219*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) 220*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 221*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 222*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 223*0ac6f8b7Swdenk 224*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 225*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 226*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 227*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 228*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 229*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 230*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 231*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 232*0ac6f8b7Swdenk 233*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \ 234*0ac6f8b7Swdenk | CFG_LBC_LSDMR_RFCR5 \ 235*0ac6f8b7Swdenk | CFG_LBC_LSDMR_PRETOACT3 \ 236*0ac6f8b7Swdenk | CFG_LBC_LSDMR_ACTTORW3 \ 237*0ac6f8b7Swdenk | CFG_LBC_LSDMR_BL8 \ 238*0ac6f8b7Swdenk | CFG_LBC_LSDMR_WRC2 \ 239*0ac6f8b7Swdenk | CFG_LBC_LSDMR_CL3 \ 240*0ac6f8b7Swdenk | CFG_LBC_LSDMR_RFEN \ 241*0ac6f8b7Swdenk ) 242*0ac6f8b7Swdenk 243*0ac6f8b7Swdenk /* 244*0ac6f8b7Swdenk * SDRAM Controller configuration sequence. 245*0ac6f8b7Swdenk */ 246*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ 247*0ac6f8b7Swdenk | CFG_LBC_LSDMR_OP_PCHALL) /*0x2861b723*/ 248*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ 249*0ac6f8b7Swdenk | CFG_LBC_LSDMR_OP_ARFRSH) /*0x0861b723*/ 250*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ 251*0ac6f8b7Swdenk | CFG_LBC_LSDMR_OP_ARFRSH) /*0x0861b723*/ 252*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ 253*0ac6f8b7Swdenk | CFG_LBC_LSDMR_OP_MRW) /*0x1861b723*/ 254*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ 255*0ac6f8b7Swdenk | CFG_LBC_LSDMR_OP_NORMAL) /*0x4061b723*/ 256*0ac6f8b7Swdenk 25742d1f039Swdenk 25842d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH) 25942d1f039Swdenk #define CFG_BR4_PRELIM 0xf8000801 /* 32KB, 8-bit wide for ADS config reg */ 26042d1f039Swdenk #else 261*0ac6f8b7Swdenk #define CFG_BR4_PRELIM 0xf8000801 /* 32KB, 8-bit wide for ADS config reg */ 26242d1f039Swdenk #endif 26342d1f039Swdenk #define CFG_OR4_PRELIM 0xffffe1f1 26442d1f039Swdenk #define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000) 26542d1f039Swdenk 26642d1f039Swdenk #define CONFIG_L1_INIT_RAM 26742d1f039Swdenk #define CFG_INIT_RAM_LOCK 1 26842d1f039Swdenk #define CFG_INIT_RAM_ADDR 0x40000000 /* Initial RAM address */ 26942d1f039Swdenk #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ 27042d1f039Swdenk 27142d1f039Swdenk #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ 27242d1f039Swdenk #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 27342d1f039Swdenk #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 27442d1f039Swdenk 27542d1f039Swdenk #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 27642d1f039Swdenk #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 27742d1f039Swdenk 27842d1f039Swdenk /* Serial Port */ 27942d1f039Swdenk #define CONFIG_CONS_INDEX 1 28042d1f039Swdenk #undef CONFIG_SERIAL_SOFTWARE_FIFO 28142d1f039Swdenk #define CFG_NS16550 28242d1f039Swdenk #define CFG_NS16550_SERIAL 28342d1f039Swdenk #define CFG_NS16550_REG_SIZE 1 28442d1f039Swdenk #define CFG_NS16550_CLK get_bus_freq(0) 28542d1f039Swdenk 28642d1f039Swdenk #define CFG_BAUDRATE_TABLE \ 28742d1f039Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 28842d1f039Swdenk 28942d1f039Swdenk #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500) 29042d1f039Swdenk #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600) 29142d1f039Swdenk 29242d1f039Swdenk /* Use the HUSH parser */ 29342d1f039Swdenk #define CFG_HUSH_PARSER 29442d1f039Swdenk #ifdef CFG_HUSH_PARSER 29542d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> " 29642d1f039Swdenk #endif 29742d1f039Swdenk 29842d1f039Swdenk /* I2C */ 29942d1f039Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 30042d1f039Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 30142d1f039Swdenk #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 30242d1f039Swdenk #define CFG_I2C_SLAVE 0x7F 30342d1f039Swdenk #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 30442d1f039Swdenk 305*0ac6f8b7Swdenk /* RapidIO MMU */ 306*0ac6f8b7Swdenk #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */ 307*0ac6f8b7Swdenk #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE 308*0ac6f8b7Swdenk #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */ 309*0ac6f8b7Swdenk 310*0ac6f8b7Swdenk /* 311*0ac6f8b7Swdenk * General PCI 312*0ac6f8b7Swdenk * Addresses are mapped 1-1. 313*0ac6f8b7Swdenk */ 314*0ac6f8b7Swdenk #define CFG_PCI1_MEM_BASE 0x80000000 315*0ac6f8b7Swdenk #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 316*0ac6f8b7Swdenk #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 317*0ac6f8b7Swdenk #define CFG_PCI1_IO_BASE 0xe2000000 318*0ac6f8b7Swdenk #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE 319*0ac6f8b7Swdenk #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 320*0ac6f8b7Swdenk 32142d1f039Swdenk #if defined(CONFIG_PCI) 322*0ac6f8b7Swdenk 32342d1f039Swdenk #define CONFIG_NET_MULTI 32442d1f039Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 325*0ac6f8b7Swdenk 326*0ac6f8b7Swdenk #undef CONFIG_EEPRO100 327*0ac6f8b7Swdenk #undef CONFIG_TULIP 328*0ac6f8b7Swdenk 32942d1f039Swdenk #if !defined(CONFIG_PCI_PNP) 33042d1f039Swdenk #define PCI_ENET0_IOADDR 0xe0000000 33142d1f039Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 33242d1f039Swdenk #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 33342d1f039Swdenk #endif 334*0ac6f8b7Swdenk 335*0ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 33642d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 337*0ac6f8b7Swdenk 338*0ac6f8b7Swdenk #endif /* CONFIG_PCI */ 339*0ac6f8b7Swdenk 340*0ac6f8b7Swdenk 341*0ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET) 342*0ac6f8b7Swdenk 343*0ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI 34442d1f039Swdenk #define CONFIG_NET_MULTI 1 34542d1f039Swdenk #endif 34642d1f039Swdenk 347*0ac6f8b7Swdenk #define CONFIG_MII 1 /* MII PHY management */ 348*0ac6f8b7Swdenk #define CONFIG_MPC85XX_TSEC1 1 349*0ac6f8b7Swdenk #define CONFIG_MPC85XX_TSEC2 1 350*0ac6f8b7Swdenk #define CONFIG_MPC85XX_FEC 1 351*0ac6f8b7Swdenk #define TSEC1_PHY_ADDR 0 352*0ac6f8b7Swdenk #define TSEC2_PHY_ADDR 1 353*0ac6f8b7Swdenk #define FEC_PHY_ADDR 3 354*0ac6f8b7Swdenk #define TSEC1_PHYIDX 0 355*0ac6f8b7Swdenk #define TSEC2_PHYIDX 0 356*0ac6f8b7Swdenk #define FEC_PHYIDX 0 357*0ac6f8b7Swdenk #define CONFIG_ETHPRIME "MOTO ENET0" 358*0ac6f8b7Swdenk 359*0ac6f8b7Swdenk #endif /* CONFIG_TSEC_ENET */ 360*0ac6f8b7Swdenk 361*0ac6f8b7Swdenk 362*0ac6f8b7Swdenk /* 363*0ac6f8b7Swdenk * Environment 364*0ac6f8b7Swdenk */ 36542d1f039Swdenk #ifndef CFG_RAMBOOT 36642d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH) 36742d1f039Swdenk #define CFG_ENV_IS_NOWHERE 36842d1f039Swdenk #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x100000) 36942d1f039Swdenk #define CFG_ENV_SIZE 0x2000 37042d1f039Swdenk #else 37142d1f039Swdenk #define CFG_ENV_IS_IN_FLASH 1 37242d1f039Swdenk #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 37342d1f039Swdenk #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 37442d1f039Swdenk #endif 37542d1f039Swdenk #define CFG_ENV_SIZE 0x2000 37642d1f039Swdenk #else 37742d1f039Swdenk #define CFG_NO_FLASH 1 /* Flash is not usable now */ 37842d1f039Swdenk #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 37942d1f039Swdenk #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 38042d1f039Swdenk #define CFG_ENV_SIZE 0x2000 38142d1f039Swdenk #endif 38242d1f039Swdenk 38342d1f039Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 38442d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 38542d1f039Swdenk 38642d1f039Swdenk #if defined(CFG_RAMBOOT) || defined(CONFIG_RAM_AS_FLASH) 38742d1f039Swdenk #if defined(CONFIG_PCI) 388*0ac6f8b7Swdenk #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 389*0ac6f8b7Swdenk | CFG_CMD_PING \ 390*0ac6f8b7Swdenk | CFG_CMD_PCI \ 391*0ac6f8b7Swdenk | CFG_CMD_I2C) \ 392*0ac6f8b7Swdenk & \ 393*0ac6f8b7Swdenk ~(CFG_CMD_ENV \ 394*0ac6f8b7Swdenk | CFG_CMD_LOADS)) 39542d1f039Swdenk #else 396*0ac6f8b7Swdenk #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 397*0ac6f8b7Swdenk | CFG_CMD_PING \ 398*0ac6f8b7Swdenk | CFG_CMD_I2C) \ 399*0ac6f8b7Swdenk & \ 400*0ac6f8b7Swdenk ~(CFG_CMD_ENV \ 401*0ac6f8b7Swdenk | CFG_CMD_LOADS)) 40242d1f039Swdenk #endif 40342d1f039Swdenk #else 40442d1f039Swdenk #if defined(CONFIG_PCI) 405*0ac6f8b7Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 406*0ac6f8b7Swdenk | CFG_CMD_PCI \ 407*0ac6f8b7Swdenk | CFG_CMD_PING \ 408*0ac6f8b7Swdenk | CFG_CMD_I2C) 40942d1f039Swdenk #else 410*0ac6f8b7Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 411*0ac6f8b7Swdenk | CFG_CMD_PING \ 412*0ac6f8b7Swdenk | CFG_CMD_I2C) 41342d1f039Swdenk #endif 41442d1f039Swdenk #endif 415*0ac6f8b7Swdenk 41642d1f039Swdenk #include <cmd_confdefs.h> 41742d1f039Swdenk 41842d1f039Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 41942d1f039Swdenk 42042d1f039Swdenk /* 42142d1f039Swdenk * Miscellaneous configurable options 42242d1f039Swdenk */ 42342d1f039Swdenk #define CFG_LONGHELP /* undef to save memory */ 424*0ac6f8b7Swdenk #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 425*0ac6f8b7Swdenk #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 426*0ac6f8b7Swdenk 42742d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 42842d1f039Swdenk #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 42942d1f039Swdenk #else 43042d1f039Swdenk #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 43142d1f039Swdenk #endif 432*0ac6f8b7Swdenk 43342d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 43442d1f039Swdenk #define CFG_MAXARGS 16 /* max number of command args */ 43542d1f039Swdenk #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 43642d1f039Swdenk #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 43742d1f039Swdenk 43842d1f039Swdenk /* 43942d1f039Swdenk * For booting Linux, the board info and command line data 44042d1f039Swdenk * have to be in the first 8 MB of memory, since this is 44142d1f039Swdenk * the maximum mapped by the Linux kernel during initialization. 44242d1f039Swdenk */ 44342d1f039Swdenk #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 44442d1f039Swdenk 44542d1f039Swdenk /* Cache Configuration */ 44642d1f039Swdenk #define CFG_DCACHE_SIZE 32768 44742d1f039Swdenk #define CFG_CACHELINE_SIZE 32 44842d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 44942d1f039Swdenk #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 45042d1f039Swdenk #endif 45142d1f039Swdenk 45242d1f039Swdenk /* 45342d1f039Swdenk * Internal Definitions 45442d1f039Swdenk * 45542d1f039Swdenk * Boot Flags 45642d1f039Swdenk */ 45742d1f039Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 45842d1f039Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 45942d1f039Swdenk 46042d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 46142d1f039Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 46242d1f039Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 46342d1f039Swdenk #endif 46442d1f039Swdenk 465*0ac6f8b7Swdenk /*****************************/ 466*0ac6f8b7Swdenk /* Environment Configuration */ 467*0ac6f8b7Swdenk /*****************************/ 468*0ac6f8b7Swdenk 469*0ac6f8b7Swdenk /* The mac addresses for all ethernet interface */ 47042d1f039Swdenk #if defined(CONFIG_TSEC_ENET) 471*0ac6f8b7Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 472*0ac6f8b7Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 473*0ac6f8b7Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 47442d1f039Swdenk #endif 47542d1f039Swdenk 476*0ac6f8b7Swdenk #define CONFIG_IPADDR 192.168.1.253 477*0ac6f8b7Swdenk 478*0ac6f8b7Swdenk #define CONFIG_HOSTNAME unknown 479*0ac6f8b7Swdenk #define CONFIG_ROOTPATH /nfsroot 480*0ac6f8b7Swdenk #define CONFIG_BOOTFILE your.uImage 481*0ac6f8b7Swdenk 482*0ac6f8b7Swdenk #define CONFIG_SERVERIP 192.168.1.1 483*0ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 484*0ac6f8b7Swdenk #define CONFIG_NETMASK 255.255.255.0 485*0ac6f8b7Swdenk 486*0ac6f8b7Swdenk #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 487*0ac6f8b7Swdenk 488*0ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 489*0ac6f8b7Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 490*0ac6f8b7Swdenk 491*0ac6f8b7Swdenk #define CONFIG_BAUDRATE 115200 492*0ac6f8b7Swdenk 493*0ac6f8b7Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 494*0ac6f8b7Swdenk "netdev=eth0\0" \ 495*0ac6f8b7Swdenk "consoledev=ttyS0\0" \ 496*0ac6f8b7Swdenk "ramdiskaddr=400000\0" \ 497*0ac6f8b7Swdenk "ramdiskfile=your.ramdisk.u-boot\0" 498*0ac6f8b7Swdenk 499*0ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND \ 500*0ac6f8b7Swdenk "setenv bootargs root=/dev/nfs rw " \ 501*0ac6f8b7Swdenk "nfsroot=$serverip:$rootpath " \ 502*0ac6f8b7Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 503*0ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 504*0ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 505*0ac6f8b7Swdenk "bootm $loadaddr" 506*0ac6f8b7Swdenk 507*0ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \ 508*0ac6f8b7Swdenk "setenv bootargs root=/dev/ram rw " \ 509*0ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 510*0ac6f8b7Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 511*0ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 512*0ac6f8b7Swdenk "bootm $loadaddr $ramdiskaddr" 513*0ac6f8b7Swdenk 514*0ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 51542d1f039Swdenk 51642d1f039Swdenk #endif /* __CONFIG_H */ 517