19490a7f1SKumar Gala /* 24bc6eb79SVivek Mahajan * Copyright 2008-2009 Freescale Semiconductor, Inc. 39490a7f1SKumar Gala * 49490a7f1SKumar Gala * See file CREDITS for list of people who contributed to this 59490a7f1SKumar Gala * project. 69490a7f1SKumar Gala * 79490a7f1SKumar Gala * This program is free software; you can redistribute it and/or 89490a7f1SKumar Gala * modify it under the terms of the GNU General Public License as 99490a7f1SKumar Gala * published by the Free Software Foundation; either version 2 of 109490a7f1SKumar Gala * the License, or (at your option) any later version. 119490a7f1SKumar Gala * 129490a7f1SKumar Gala * This program is distributed in the hope that it will be useful, 139490a7f1SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 149490a7f1SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 159490a7f1SKumar Gala * GNU General Public License for more details. 169490a7f1SKumar Gala * 179490a7f1SKumar Gala * You should have received a copy of the GNU General Public License 189490a7f1SKumar Gala * along with this program; if not, write to the Free Software 199490a7f1SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 209490a7f1SKumar Gala * MA 02111-1307 USA 219490a7f1SKumar Gala */ 229490a7f1SKumar Gala 239490a7f1SKumar Gala /* 249490a7f1SKumar Gala * mpc8536ds board configuration file 259490a7f1SKumar Gala * 269490a7f1SKumar Gala */ 279490a7f1SKumar Gala #ifndef __CONFIG_H 289490a7f1SKumar Gala #define __CONFIG_H 299490a7f1SKumar Gala 300e905ac2SMingkai Hu #ifdef CONFIG_MK_36BIT 31337f9fdeSKumar Gala #define CONFIG_PHYS_64BIT 1 32337f9fdeSKumar Gala #endif 33337f9fdeSKumar Gala 349a1a0aedSMingkai Hu #ifdef CONFIG_MK_NAND 359a1a0aedSMingkai Hu #define CONFIG_NAND_U_BOOT 1 369a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_NAND 1 379a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f82000 389a1a0aedSMingkai Hu #endif 399a1a0aedSMingkai Hu 40*e40ac487SMingkai Hu #ifdef CONFIG_MK_SDCARD 41*e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SDCARD 1 42*e40ac487SMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000 43*e40ac487SMingkai Hu #endif 44*e40ac487SMingkai Hu 45*e40ac487SMingkai Hu #ifdef CONFIG_MK_SPIFLASH 46*e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH 1 47*e40ac487SMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000 48*e40ac487SMingkai Hu #endif 49*e40ac487SMingkai Hu 509490a7f1SKumar Gala /* High Level Configuration Options */ 519490a7f1SKumar Gala #define CONFIG_BOOKE 1 /* BOOKE */ 529490a7f1SKumar Gala #define CONFIG_E500 1 /* BOOKE e500 family */ 539490a7f1SKumar Gala #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 549490a7f1SKumar Gala #define CONFIG_MPC8536 1 559490a7f1SKumar Gala #define CONFIG_MPC8536DS 1 569490a7f1SKumar Gala 57c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */ 589490a7f1SKumar Gala #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 599490a7f1SKumar Gala #define CONFIG_PCI1 1 /* Enable PCI controller 1 */ 609490a7f1SKumar Gala #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 619490a7f1SKumar Gala #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 629490a7f1SKumar Gala #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 639490a7f1SKumar Gala #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 649490a7f1SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 650151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 669490a7f1SKumar Gala 679490a7f1SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 68f6155c6fSRoy Zang #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/ 699490a7f1SKumar Gala 709490a7f1SKumar Gala #define CONFIG_TSEC_ENET /* tsec ethernet support */ 719490a7f1SKumar Gala #define CONFIG_ENV_OVERWRITE 729490a7f1SKumar Gala 739490a7f1SKumar Gala /* 749490a7f1SKumar Gala * When initializing flash, if we cannot find the manufacturer ID, 759490a7f1SKumar Gala * assume this is the AMD flash associated with the CDS board. 769490a7f1SKumar Gala * This allows booting from a promjet. 779490a7f1SKumar Gala */ 789490a7f1SKumar Gala #define CONFIG_ASSUME_AMD_FLASH 799490a7f1SKumar Gala 809490a7f1SKumar Gala #ifndef __ASSEMBLY__ 819490a7f1SKumar Gala extern unsigned long get_board_sys_clk(unsigned long dummy); 829490a7f1SKumar Gala extern unsigned long get_board_ddr_clk(unsigned long dummy); 839490a7f1SKumar Gala #endif 849490a7f1SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 85c0391111SJason Jin #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) 869490a7f1SKumar Gala #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 879490a7f1SKumar Gala #define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq 889490a7f1SKumar Gala from ICS307 instead of switches */ 899490a7f1SKumar Gala 909490a7f1SKumar Gala /* 919490a7f1SKumar Gala * These can be toggled for performance analysis, otherwise use default. 929490a7f1SKumar Gala */ 939490a7f1SKumar Gala #define CONFIG_L2_CACHE /* toggle L2 cache */ 949490a7f1SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 959490a7f1SKumar Gala 9680522dc8SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 9780522dc8SAndy Fleming 989490a7f1SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 1 999490a7f1SKumar Gala 100337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 101337f9fdeSKumar Gala #define CONFIG_ADDR_MAP 1 102337f9fdeSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 103337f9fdeSKumar Gala #endif 104337f9fdeSKumar Gala 105158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */ 106158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */ 1079490a7f1SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 1089490a7f1SKumar Gala 1099490a7f1SKumar Gala /* 1109a1a0aedSMingkai Hu * Config the L2 Cache as L2 SRAM 1119a1a0aedSMingkai Hu */ 1129a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 1139a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1149a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 1159a1a0aedSMingkai Hu #else 1169a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 1179a1a0aedSMingkai Hu #endif 1189a1a0aedSMingkai Hu #define CONFIG_SYS_L2_SIZE (512 << 10) 1199a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 1209a1a0aedSMingkai Hu 1219a1a0aedSMingkai Hu /* 1229490a7f1SKumar Gala * Base addresses -- Note these are effective addresses where the 1239490a7f1SKumar Gala * actual resources get mapped (not physical addresses) 1249490a7f1SKumar Gala */ 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 126337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 127337f9fdeSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */ 128337f9fdeSKumar Gala #else 12907355700SMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 130337f9fdeSKumar Gala #endif 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 1329490a7f1SKumar Gala 1339a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 1349a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 1359a1a0aedSMingkai Hu #else 1369a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 1379a1a0aedSMingkai Hu #endif 1389a1a0aedSMingkai Hu 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR + 0x8000) 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0xa000) 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR + 0x9000) 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR + 0xb000) 1439490a7f1SKumar Gala 1449490a7f1SKumar Gala /* DDR Setup */ 145337f9fdeSKumar Gala #define CONFIG_VERY_BIG_RAM 1469490a7f1SKumar Gala #define CONFIG_FSL_DDR2 1479490a7f1SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1489490a7f1SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 1499490a7f1SKumar Gala #define CONFIG_DDR_SPD 1509490a7f1SKumar Gala #undef CONFIG_DDR_DLL 1519490a7f1SKumar Gala 1529b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1539490a7f1SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1549490a7f1SKumar Gala 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1579490a7f1SKumar Gala 1589490a7f1SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 1599490a7f1SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1609490a7f1SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 1619490a7f1SKumar Gala 1629490a7f1SKumar Gala /* I2C addresses of SPD EEPROMs */ 1639490a7f1SKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM 1 1659490a7f1SKumar Gala 1669490a7f1SKumar Gala /* These are used when DDR doesn't use SPD. */ 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06180100 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400010 1839490a7f1SKumar Gala 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x00010000 1879490a7f1SKumar Gala 1889490a7f1SKumar Gala /* Make sure required options are set */ 1899490a7f1SKumar Gala #ifndef CONFIG_SPD_EEPROM 1909490a7f1SKumar Gala #error ("CONFIG_SPD_EEPROM is required") 1919490a7f1SKumar Gala #endif 1929490a7f1SKumar Gala 1939490a7f1SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ 1949490a7f1SKumar Gala 1959490a7f1SKumar Gala 1969490a7f1SKumar Gala /* 1979490a7f1SKumar Gala * Memory map -- xxx -this is wrong, needs updating 1989490a7f1SKumar Gala * 1999490a7f1SKumar Gala * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 2009490a7f1SKumar Gala * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 2019490a7f1SKumar Gala * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 2029490a7f1SKumar Gala * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 2039490a7f1SKumar Gala * 2049490a7f1SKumar Gala * Localbus cacheable (TBD) 2059490a7f1SKumar Gala * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 2069490a7f1SKumar Gala * 2079490a7f1SKumar Gala * Localbus non-cacheable 208c57fc289SJason Jin * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable 2099490a7f1SKumar Gala * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 210c57fc289SJason Jin * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 2119490a7f1SKumar Gala * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 2129490a7f1SKumar Gala * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 2139490a7f1SKumar Gala * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 2149490a7f1SKumar Gala */ 2159490a7f1SKumar Gala 2169490a7f1SKumar Gala /* 2179490a7f1SKumar Gala * Local Bus Definitions 2189490a7f1SKumar Gala */ 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 220337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 221337f9fdeSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 222337f9fdeSKumar Gala #else 223c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 224337f9fdeSKumar Gala #endif 2259490a7f1SKumar Gala 2269a1a0aedSMingkai Hu #define CONFIG_FLASH_BR_PRELIM \ 22707355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \ 22807355700SMingkai Hu | BR_PS_16 | BR_V) 2299a1a0aedSMingkai Hu #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 2309490a7f1SKumar Gala 23107355700SMingkai Hu #define CONFIG_SYS_BR1_PRELIM \ 23207355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 23307355700SMingkai Hu | BR_PS_16 | BR_V) 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 2359490a7f1SKumar Gala 23607355700SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \ 23707355700SMingkai Hu CONFIG_SYS_FLASH_BASE_PHYS } 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 2399490a7f1SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 2409490a7f1SKumar Gala 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2469490a7f1SKumar Gala 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 2489490a7f1SKumar Gala 249*e40ac487SMingkai Hu #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) \ 250*e40ac487SMingkai Hu || defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) 2519a1a0aedSMingkai Hu #define CONFIG_SYS_RAMBOOT 2529a1a0aedSMingkai Hu #else 2539a1a0aedSMingkai Hu #undef CONFIG_SYS_RAMBOOT 2549a1a0aedSMingkai Hu #endif 2559a1a0aedSMingkai Hu 2569490a7f1SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 2609490a7f1SKumar Gala 2619490a7f1SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 2629490a7f1SKumar Gala 2639490a7f1SKumar Gala #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 2649490a7f1SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 265337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 266337f9fdeSKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 267337f9fdeSKumar Gala #else 26852b565f5SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 269337f9fdeSKumar Gala #endif 2709490a7f1SKumar Gala 27152b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 2739490a7f1SKumar Gala 2749490a7f1SKumar Gala #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 2759490a7f1SKumar Gala #define PIXIS_VER 0x1 /* Board version at offset 1 */ 2769490a7f1SKumar Gala #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 2779490a7f1SKumar Gala #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 2789490a7f1SKumar Gala #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 2799490a7f1SKumar Gala #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 2809490a7f1SKumar Gala #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 2819490a7f1SKumar Gala #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 2829490a7f1SKumar Gala #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 2839490a7f1SKumar Gala #define PIXIS_VCTL 0x10 /* VELA Control Register */ 2849490a7f1SKumar Gala #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 2859490a7f1SKumar Gala #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 2869490a7f1SKumar Gala #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 2879490a7f1SKumar Gala #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 2889490a7f1SKumar Gala #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2896bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */ 2906bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 2916bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */ 2926bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */ 2936bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */ 2946bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */ 2956bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */ 2969490a7f1SKumar Gala #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 2979490a7f1SKumar Gala #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 2989490a7f1SKumar Gala #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 2999490a7f1SKumar Gala #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */ 3009490a7f1SKumar Gala #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */ 3019490a7f1SKumar Gala #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */ 3029490a7f1SKumar Gala #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */ 3039490a7f1SKumar Gala #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */ 3049490a7f1SKumar Gala #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */ 3059490a7f1SKumar Gala #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 3069490a7f1SKumar Gala #define PIXIS_LED 0x25 /* LED Register */ 3079490a7f1SKumar Gala 3089a1a0aedSMingkai Hu #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */ 3099a1a0aedSMingkai Hu 3109490a7f1SKumar Gala /* old pixis referenced names */ 3119490a7f1SKumar Gala #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 3129490a7f1SKumar Gala #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0 3149490a7f1SKumar Gala 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */ 3189490a7f1SKumar Gala 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 32007355700SMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET \ 32107355700SMingkai Hu (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 3239490a7f1SKumar Gala 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 3269490a7f1SKumar Gala 3279a1a0aedSMingkai Hu #ifndef CONFIG_NAND_SPL 328c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE 0xffa00000 329337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 330337f9fdeSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 331337f9fdeSKumar Gala #else 332c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 333337f9fdeSKumar Gala #endif 3349a1a0aedSMingkai Hu #else 3359a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE 0xfff00000 3369a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3379a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 3389a1a0aedSMingkai Hu #else 3399a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 3409a1a0aedSMingkai Hu #endif 3419a1a0aedSMingkai Hu #endif 342c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 343c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x40000, \ 344c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x80000, \ 345c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0xC0000} 346c57fc289SJason Jin #define CONFIG_SYS_MAX_NAND_DEVICE 4 347c57fc289SJason Jin #define CONFIG_MTD_NAND_VERIFY_WRITE 348c57fc289SJason Jin #define CONFIG_CMD_NAND 1 349c57fc289SJason Jin #define CONFIG_NAND_FSL_ELBC 1 350c57fc289SJason Jin #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 351c57fc289SJason Jin 3529a1a0aedSMingkai Hu /* NAND boot: 4K NAND loader config */ 3539a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 3549a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 3559a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 3569a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_START \ 3579a1a0aedSMingkai Hu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 3589a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 3599a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 3609a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 3619a1a0aedSMingkai Hu 362c57fc289SJason Jin /* NAND flash config */ 36307355700SMingkai Hu #define CONFIG_NAND_BR_PRELIM \ 36407355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 365c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 366c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 367c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 368c57fc289SJason Jin | BR_V) /* valid */ 369c57fc289SJason Jin #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 370c57fc289SJason Jin | OR_FCM_PGS /* Large Page*/ \ 371c57fc289SJason Jin | OR_FCM_CSCT \ 372c57fc289SJason Jin | OR_FCM_CST \ 373c57fc289SJason Jin | OR_FCM_CHT \ 374c57fc289SJason Jin | OR_FCM_SCY_1 \ 375c57fc289SJason Jin | OR_FCM_TRLX \ 376c57fc289SJason Jin | OR_FCM_EHTR) 377c57fc289SJason Jin 3789a1a0aedSMingkai Hu #ifdef CONFIG_RAMBOOT_NAND 3799a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 3809a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 3819a1a0aedSMingkai Hu #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3829a1a0aedSMingkai Hu #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 3839a1a0aedSMingkai Hu #else 3849a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3859a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 386c57fc289SJason Jin #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 387c57fc289SJason Jin #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 3889a1a0aedSMingkai Hu #endif 389c57fc289SJason Jin 39007355700SMingkai Hu #define CONFIG_SYS_BR4_PRELIM \ 39107355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \ 392c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 393c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 394c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 395c57fc289SJason Jin | BR_V) /* valid */ 396c57fc289SJason Jin #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 39707355700SMingkai Hu #define CONFIG_SYS_BR5_PRELIM \ 39807355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \ 399c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 400c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 401c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 402c57fc289SJason Jin | BR_V) /* valid */ 403c57fc289SJason Jin #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 404c57fc289SJason Jin 40507355700SMingkai Hu #define CONFIG_SYS_BR6_PRELIM \ 40607355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \ 407c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 408c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 409c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 410c57fc289SJason Jin | BR_V) /* valid */ 411c57fc289SJason Jin #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 412c57fc289SJason Jin 4139490a7f1SKumar Gala /* Serial Port - controlled on board with jumper J8 4149490a7f1SKumar Gala * open - index 2 4159490a7f1SKumar Gala * shorted - index 1 4169490a7f1SKumar Gala */ 4179490a7f1SKumar Gala #define CONFIG_CONS_INDEX 1 4189490a7f1SKumar Gala #undef CONFIG_SERIAL_SOFTWARE_FIFO 4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 4239490a7f1SKumar Gala 4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 4259490a7f1SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 4269490a7f1SKumar Gala 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 4299490a7f1SKumar Gala 4309490a7f1SKumar Gala /* Use the HUSH parser */ 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 4349490a7f1SKumar Gala #endif 4359490a7f1SKumar Gala 4369490a7f1SKumar Gala /* 4379490a7f1SKumar Gala * Pass open firmware flat tree 4389490a7f1SKumar Gala */ 4399490a7f1SKumar Gala #define CONFIG_OF_LIBFDT 1 4409490a7f1SKumar Gala #define CONFIG_OF_BOARD_SETUP 1 4419490a7f1SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 4429490a7f1SKumar Gala 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 4459490a7f1SKumar Gala 4469490a7f1SKumar Gala 4479490a7f1SKumar Gala /* 4489490a7f1SKumar Gala * I2C 4499490a7f1SKumar Gala */ 4509490a7f1SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 4519490a7f1SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 4529490a7f1SKumar Gala #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 4539490a7f1SKumar Gala #define CONFIG_I2C_MULTI_BUS 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */ 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 4599490a7f1SKumar Gala 4609490a7f1SKumar Gala /* 4619490a7f1SKumar Gala * I2C2 EEPROM 4629490a7f1SKumar Gala */ 46332628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 46432628c50SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ID_EEPROM 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 4669490a7f1SKumar Gala #endif 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM 1 4709490a7f1SKumar Gala 4719490a7f1SKumar Gala /* 4729490a7f1SKumar Gala * General PCI 4739490a7f1SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 4749490a7f1SKumar Gala */ 4759490a7f1SKumar Gala 4765af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 477337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 478337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000 479337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 480337f9fdeSKumar Gala #else 48110795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 4825af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 483337f9fdeSKumar Gala #endif 4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 485aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000 4865f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 487337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 488337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull 489337f9fdeSKumar Gala #else 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000 491337f9fdeSKumar Gala #endif 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 4939490a7f1SKumar Gala 4949490a7f1SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */ 4955af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 496337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 497337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000 498337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull 499337f9fdeSKumar Gala #else 50010795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 5015af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 502337f9fdeSKumar Gala #endif 5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */ 504aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000 5055f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 506337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 507337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull 508337f9fdeSKumar Gala #else 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000 510337f9fdeSKumar Gala #endif 5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 5129490a7f1SKumar Gala 5139490a7f1SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 5145af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000 515337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 516337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000 517337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull 518337f9fdeSKumar Gala #else 51910795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000 5205af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000 521337f9fdeSKumar Gala #endif 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */ 523aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000 5245f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 525337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 526337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull 527337f9fdeSKumar Gala #else 5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000 529337f9fdeSKumar Gala #endif 5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 5319490a7f1SKumar Gala 5329490a7f1SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 5335af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 534337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 535337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 536337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 537337f9fdeSKumar Gala #else 53810795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 5395af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 540337f9fdeSKumar Gala #endif 5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 542aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000 5435f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 544337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 545337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull 546337f9fdeSKumar Gala #else 5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000 548337f9fdeSKumar Gala #endif 5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 5509490a7f1SKumar Gala 5519490a7f1SKumar Gala #if defined(CONFIG_PCI) 5529490a7f1SKumar Gala 5539490a7f1SKumar Gala #define CONFIG_NET_MULTI 5549490a7f1SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 5559490a7f1SKumar Gala 5569490a7f1SKumar Gala /*PCIE video card used*/ 557aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT 5589490a7f1SKumar Gala 5599490a7f1SKumar Gala /*PCI video card used*/ 560aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 5619490a7f1SKumar Gala 5629490a7f1SKumar Gala /* video */ 5639490a7f1SKumar Gala #define CONFIG_VIDEO 5649490a7f1SKumar Gala 5659490a7f1SKumar Gala #if defined(CONFIG_VIDEO) 5669490a7f1SKumar Gala #define CONFIG_BIOSEMU 5679490a7f1SKumar Gala #define CONFIG_CFB_CONSOLE 5689490a7f1SKumar Gala #define CONFIG_VIDEO_SW_CURSOR 5699490a7f1SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 5709490a7f1SKumar Gala #define CONFIG_ATI_RADEON_FB 5719490a7f1SKumar Gala #define CONFIG_VIDEO_LOGO 5729490a7f1SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/ 573aca5f018SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT 5749490a7f1SKumar Gala #endif 5759490a7f1SKumar Gala 5769490a7f1SKumar Gala #undef CONFIG_EEPRO100 5779490a7f1SKumar Gala #undef CONFIG_TULIP 5789490a7f1SKumar Gala #undef CONFIG_RTL8139 5799490a7f1SKumar Gala 5809490a7f1SKumar Gala #ifndef CONFIG_PCI_PNP 5815f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 5825f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 5839490a7f1SKumar Gala #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 5849490a7f1SKumar Gala #endif 5859490a7f1SKumar Gala 5869490a7f1SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5879490a7f1SKumar Gala 5889490a7f1SKumar Gala #endif /* CONFIG_PCI */ 5899490a7f1SKumar Gala 5909490a7f1SKumar Gala /* SATA */ 5919490a7f1SKumar Gala #define CONFIG_LIBATA 5929490a7f1SKumar Gala #define CONFIG_FSL_SATA 5939490a7f1SKumar Gala 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 5959490a7f1SKumar Gala #define CONFIG_SATA1 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 5989490a7f1SKumar Gala #define CONFIG_SATA2 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 6019490a7f1SKumar Gala 6029490a7f1SKumar Gala #ifdef CONFIG_FSL_SATA 6039490a7f1SKumar Gala #define CONFIG_LBA48 6049490a7f1SKumar Gala #define CONFIG_CMD_SATA 6059490a7f1SKumar Gala #define CONFIG_DOS_PARTITION 6069490a7f1SKumar Gala #define CONFIG_CMD_EXT2 6079490a7f1SKumar Gala #endif 6089490a7f1SKumar Gala 6099490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 6109490a7f1SKumar Gala 6119490a7f1SKumar Gala #ifndef CONFIG_NET_MULTI 6129490a7f1SKumar Gala #define CONFIG_NET_MULTI 1 6139490a7f1SKumar Gala #endif 6149490a7f1SKumar Gala 6159490a7f1SKumar Gala #define CONFIG_MII 1 /* MII PHY management */ 6169490a7f1SKumar Gala #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 6179490a7f1SKumar Gala #define CONFIG_TSEC1 1 6189490a7f1SKumar Gala #define CONFIG_TSEC1_NAME "eTSEC1" 6199490a7f1SKumar Gala #define CONFIG_TSEC3 1 6209490a7f1SKumar Gala #define CONFIG_TSEC3_NAME "eTSEC3" 6219490a7f1SKumar Gala 6222e26d837SJason Jin #define CONFIG_FSL_SGMII_RISER 1 6232e26d837SJason Jin #define SGMII_RISER_PHY_OFFSET 0x1c 6242e26d837SJason Jin 6259490a7f1SKumar Gala #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */ 6269490a7f1SKumar Gala #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */ 6279490a7f1SKumar Gala 6289490a7f1SKumar Gala #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 6299490a7f1SKumar Gala #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 6309490a7f1SKumar Gala 6319490a7f1SKumar Gala #define TSEC1_PHYIDX 0 6329490a7f1SKumar Gala #define TSEC3_PHYIDX 0 6339490a7f1SKumar Gala 6349490a7f1SKumar Gala #define CONFIG_ETHPRIME "eTSEC1" 6359490a7f1SKumar Gala 6369490a7f1SKumar Gala #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 6379490a7f1SKumar Gala 6389490a7f1SKumar Gala #endif /* CONFIG_TSEC_ENET */ 6399490a7f1SKumar Gala 6409490a7f1SKumar Gala /* 6419490a7f1SKumar Gala * Environment 6429490a7f1SKumar Gala */ 6439a1a0aedSMingkai Hu 6449a1a0aedSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT) 6459a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) 6469a1a0aedSMingkai Hu #define CONFIG_ENV_IS_IN_NAND 1 6479a1a0aedSMingkai Hu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 6489a1a0aedSMingkai Hu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 649*e40ac487SMingkai Hu #elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) 650*e40ac487SMingkai Hu #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 651*e40ac487SMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 652*e40ac487SMingkai Hu #define CONFIG_ENV_SIZE 0x2000 6539a1a0aedSMingkai Hu #endif 6549a1a0aedSMingkai Hu #else 6555a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 6566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 6570e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 6589490a7f1SKumar Gala #else 659c57fc289SJason Jin #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 6609490a7f1SKumar Gala #endif 6610e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 6620e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 6639a1a0aedSMingkai Hu #endif 6649490a7f1SKumar Gala 6659490a7f1SKumar Gala #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 6679490a7f1SKumar Gala 6689490a7f1SKumar Gala /* 6699490a7f1SKumar Gala * Command line configuration. 6709490a7f1SKumar Gala */ 6719490a7f1SKumar Gala #include <config_cmd_default.h> 6729490a7f1SKumar Gala 6739490a7f1SKumar Gala #define CONFIG_CMD_IRQ 6749490a7f1SKumar Gala #define CONFIG_CMD_PING 6759490a7f1SKumar Gala #define CONFIG_CMD_I2C 6769490a7f1SKumar Gala #define CONFIG_CMD_MII 6779490a7f1SKumar Gala #define CONFIG_CMD_ELF 6781c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 6791c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 6809490a7f1SKumar Gala 6819490a7f1SKumar Gala #if defined(CONFIG_PCI) 6829490a7f1SKumar Gala #define CONFIG_CMD_PCI 6839490a7f1SKumar Gala #define CONFIG_CMD_NET 6849490a7f1SKumar Gala #endif 6859490a7f1SKumar Gala 6869490a7f1SKumar Gala #undef CONFIG_WATCHDOG /* watchdog disabled */ 6879490a7f1SKumar Gala 68880522dc8SAndy Fleming #define CONFIG_MMC 1 68980522dc8SAndy Fleming 69080522dc8SAndy Fleming #ifdef CONFIG_MMC 69180522dc8SAndy Fleming #define CONFIG_FSL_ESDHC 69280522dc8SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 69380522dc8SAndy Fleming #define CONFIG_CMD_MMC 69480522dc8SAndy Fleming #define CONFIG_GENERIC_MMC 69580522dc8SAndy Fleming #define CONFIG_CMD_EXT2 69680522dc8SAndy Fleming #define CONFIG_CMD_FAT 69780522dc8SAndy Fleming #define CONFIG_DOS_PARTITION 69880522dc8SAndy Fleming #endif 69980522dc8SAndy Fleming 7009490a7f1SKumar Gala /* 7019490a7f1SKumar Gala * Miscellaneous configurable options 7029490a7f1SKumar Gala */ 7036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 7049490a7f1SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 7056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 7066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 7079490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 7086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 7099490a7f1SKumar Gala #else 7106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 7119490a7f1SKumar Gala #endif 71207355700SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 71307355700SMingkai Hu + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ 7146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 7156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 7166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 7179490a7f1SKumar Gala 7189490a7f1SKumar Gala /* 7199490a7f1SKumar Gala * For booting Linux, the board info and command line data 72089188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 7219490a7f1SKumar Gala * the maximum mapped by the Linux kernel during initialization. 7229490a7f1SKumar Gala */ 72389188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */ 7249490a7f1SKumar Gala 7259490a7f1SKumar Gala /* 7269490a7f1SKumar Gala * Internal Definitions 7279490a7f1SKumar Gala * 7289490a7f1SKumar Gala * Boot Flags 7299490a7f1SKumar Gala */ 7309490a7f1SKumar Gala #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 7319490a7f1SKumar Gala #define BOOTFLAG_WARM 0x02 /* Software reboot */ 7329490a7f1SKumar Gala 7339490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 7349490a7f1SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 7359490a7f1SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 7369490a7f1SKumar Gala #endif 7379490a7f1SKumar Gala 7389490a7f1SKumar Gala /* 7399490a7f1SKumar Gala * Environment Configuration 7409490a7f1SKumar Gala */ 7419490a7f1SKumar Gala 7429490a7f1SKumar Gala /* The mac addresses for all ethernet interface */ 7439490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 7449490a7f1SKumar Gala #define CONFIG_HAS_ETH0 7459490a7f1SKumar Gala #define CONFIG_ETHADDR 00:E0:0C:02:00:FD 7469490a7f1SKumar Gala #define CONFIG_HAS_ETH1 7479490a7f1SKumar Gala #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD 7489490a7f1SKumar Gala #define CONFIG_HAS_ETH2 7499490a7f1SKumar Gala #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD 7509490a7f1SKumar Gala #define CONFIG_HAS_ETH3 7519490a7f1SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD 7529490a7f1SKumar Gala #endif 7539490a7f1SKumar Gala 7549490a7f1SKumar Gala #define CONFIG_IPADDR 192.168.1.254 7559490a7f1SKumar Gala 7569490a7f1SKumar Gala #define CONFIG_HOSTNAME unknown 7579490a7f1SKumar Gala #define CONFIG_ROOTPATH /opt/nfsroot 7589490a7f1SKumar Gala #define CONFIG_BOOTFILE uImage 7599490a7f1SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 7609490a7f1SKumar Gala 7619490a7f1SKumar Gala #define CONFIG_SERVERIP 192.168.1.1 7629490a7f1SKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 7639490a7f1SKumar Gala #define CONFIG_NETMASK 255.255.255.0 7649490a7f1SKumar Gala 7659490a7f1SKumar Gala /* default location for tftp and bootm */ 7669490a7f1SKumar Gala #define CONFIG_LOADADDR 1000000 7679490a7f1SKumar Gala 7689490a7f1SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 7699490a7f1SKumar Gala #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 7709490a7f1SKumar Gala 7719490a7f1SKumar Gala #define CONFIG_BAUDRATE 115200 7729490a7f1SKumar Gala 7739490a7f1SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 7749490a7f1SKumar Gala "netdev=eth0\0" \ 7759490a7f1SKumar Gala "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 7769490a7f1SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; " \ 7779490a7f1SKumar Gala "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 7789490a7f1SKumar Gala "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 7799490a7f1SKumar Gala "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 7809490a7f1SKumar Gala "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 7819490a7f1SKumar Gala "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 7829490a7f1SKumar Gala "consoledev=ttyS0\0" \ 7839490a7f1SKumar Gala "ramdiskaddr=2000000\0" \ 7849490a7f1SKumar Gala "ramdiskfile=8536ds/ramdisk.uboot\0" \ 7859490a7f1SKumar Gala "fdtaddr=c00000\0" \ 7869490a7f1SKumar Gala "fdtfile=8536ds/mpc8536ds.dtb\0" \ 7874bc6eb79SVivek Mahajan "bdev=sda3\0" \ 7884bc6eb79SVivek Mahajan "usb_phy_type=ulpi\0" 7899490a7f1SKumar Gala 7909490a7f1SKumar Gala #define CONFIG_HDBOOT \ 7919490a7f1SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 7929490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 7939490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 7949490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 7959490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 7969490a7f1SKumar Gala 7979490a7f1SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 7989490a7f1SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 7999490a7f1SKumar Gala "nfsroot=$serverip:$rootpath " \ 8009490a7f1SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 8019490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 8029490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 8039490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 8049490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 8059490a7f1SKumar Gala 8069490a7f1SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 8079490a7f1SKumar Gala "setenv bootargs root=/dev/ram rw " \ 8089490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 8099490a7f1SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 8109490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 8119490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 8129490a7f1SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 8139490a7f1SKumar Gala 8149490a7f1SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 8159490a7f1SKumar Gala 8169490a7f1SKumar Gala #endif /* __CONFIG_H */ 817