xref: /rk3399_rockchip-uboot/include/configs/MPC8536DS.h (revision b24a4f6247d867f1301edc1c6390aca79ecbe16b)
19490a7f1SKumar Gala /*
23d7506faSramneek mehresh  * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
39490a7f1SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
59490a7f1SKumar Gala  */
69490a7f1SKumar Gala 
79490a7f1SKumar Gala /*
89490a7f1SKumar Gala  * mpc8536ds board configuration file
99490a7f1SKumar Gala  *
109490a7f1SKumar Gala  */
119490a7f1SKumar Gala #ifndef __CONFIG_H
129490a7f1SKumar Gala #define __CONFIG_H
139490a7f1SKumar Gala 
1415672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO
15c7e1a43dSKumar Gala #include "../board/freescale/common/ics307_clk.h"
16c7e1a43dSKumar Gala 
17d24f2d32SWolfgang Denk #ifdef CONFIG_36BIT
18337f9fdeSKumar Gala #define CONFIG_PHYS_64BIT	1
19337f9fdeSKumar Gala #endif
20337f9fdeSKumar Gala 
21d24f2d32SWolfgang Denk #ifdef CONFIG_SDCARD
22e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SDCARD		1
23e2c9bc5eSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE	0xf8f40000
247a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xf8fffffc
25e40ac487SMingkai Hu #endif
26e40ac487SMingkai Hu 
27d24f2d32SWolfgang Denk #ifdef CONFIG_SPIFLASH
28e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH		1
29e2c9bc5eSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE	0xf8f40000
307a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xf8fffffc
312ae18241SWolfgang Denk #endif
322ae18241SWolfgang Denk 
332ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
34c6e8f49aSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE	0xeff40000
35e40ac487SMingkai Hu #endif
36e40ac487SMingkai Hu 
377a577fdaSKumar Gala #ifndef	CONFIG_RESET_VECTOR_ADDRESS
387a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
397a577fdaSKumar Gala #endif
407a577fdaSKumar Gala 
4196196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE
4296196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
4396196a1fSHaiying Wang #endif
4496196a1fSHaiying Wang 
459490a7f1SKumar Gala /* High Level Configuration Options */
469490a7f1SKumar Gala #define CONFIG_BOOKE		1	/* BOOKE */
479490a7f1SKumar Gala #define CONFIG_E500		1	/* BOOKE e500 family */
489490a7f1SKumar Gala #define CONFIG_MPC8536		1
499490a7f1SKumar Gala #define CONFIG_MPC8536DS	1
509490a7f1SKumar Gala 
51c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC		1	/* Has Enhanced localbus controller */
529490a7f1SKumar Gala #define CONFIG_PCI		1	/* Enable PCI/PCIE */
539490a7f1SKumar Gala #define CONFIG_PCI1		1	/* Enable PCI controller 1 */
54b38eaec5SRobert P. J. Day #define CONFIG_PCIE1		1	/* PCIE controller 1 (slot 1) */
55b38eaec5SRobert P. J. Day #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot 2) */
56b38eaec5SRobert P. J. Day #define CONFIG_PCIE3		1	/* PCIE controller 3 (ULI bridge) */
579490a7f1SKumar Gala #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
58842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
599490a7f1SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
600151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
619490a7f1SKumar Gala 
629490a7f1SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
639490a7f1SKumar Gala 
649490a7f1SKumar Gala #define CONFIG_TSEC_ENET		/* tsec ethernet support */
659490a7f1SKumar Gala #define CONFIG_ENV_OVERWRITE
669490a7f1SKumar Gala 
67c7e1a43dSKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
68c7e1a43dSKumar Gala #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
699490a7f1SKumar Gala #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
709490a7f1SKumar Gala 
719490a7f1SKumar Gala /*
729490a7f1SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
739490a7f1SKumar Gala  */
749490a7f1SKumar Gala #define CONFIG_L2_CACHE			/* toggle L2 cache */
759490a7f1SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
769490a7f1SKumar Gala 
7780522dc8SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
7880522dc8SAndy Fleming 
799490a7f1SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS	1
809490a7f1SKumar Gala 
81337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
82337f9fdeSKumar Gala #define CONFIG_ADDR_MAP			1
83337f9fdeSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
84337f9fdeSKumar Gala #endif
85337f9fdeSKumar Gala 
86158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_START 0x00010000	/* skip exception vectors */
87158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_END   0x1f000000	/* skip u-boot at top of RAM */
889490a7f1SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
899490a7f1SKumar Gala 
909490a7f1SKumar Gala /*
919a1a0aedSMingkai Hu  * Config the L2 Cache as L2 SRAM
929a1a0aedSMingkai Hu  */
939a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
949a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT
959a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	0xff8f80000ull
969a1a0aedSMingkai Hu #else
979a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
989a1a0aedSMingkai Hu #endif
999a1a0aedSMingkai Hu #define CONFIG_SYS_L2_SIZE		(512 << 10)
1009a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
1019a1a0aedSMingkai Hu 
102e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xffe00000
103e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
1049490a7f1SKumar Gala 
1058d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL)
106e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
1079a1a0aedSMingkai Hu #endif
1089a1a0aedSMingkai Hu 
1099490a7f1SKumar Gala /* DDR Setup */
110337f9fdeSKumar Gala #define CONFIG_VERY_BIG_RAM
1115614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2
1129490a7f1SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1139490a7f1SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1149490a7f1SKumar Gala #define CONFIG_DDR_SPD
1159490a7f1SKumar Gala 
1169b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1179490a7f1SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1189490a7f1SKumar Gala 
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1219490a7f1SKumar Gala 
1229490a7f1SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
1239490a7f1SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1249490a7f1SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
1259490a7f1SKumar Gala 
1269490a7f1SKumar Gala /* I2C addresses of SPD EEPROMs */
1279490a7f1SKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1
1299490a7f1SKumar Gala 
1309490a7f1SKumar Gala /* These are used when DDR doesn't use SPD. */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256	/* DDR is 256MB */
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000001F
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102 /* Enable, no interleaving */
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x3935d322
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06180100
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL	0xC3008000	/* Type = DDR2 */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400010
1479490a7f1SKumar Gala 
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE		0x00010000
1519490a7f1SKumar Gala 
1529490a7f1SKumar Gala /* Make sure required options are set */
1539490a7f1SKumar Gala #ifndef CONFIG_SPD_EEPROM
1549490a7f1SKumar Gala #error ("CONFIG_SPD_EEPROM is required")
1559490a7f1SKumar Gala #endif
1569490a7f1SKumar Gala 
1579490a7f1SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ
1589490a7f1SKumar Gala 
1599490a7f1SKumar Gala /*
1609490a7f1SKumar Gala  * Memory map -- xxx -this is wrong, needs updating
1619490a7f1SKumar Gala  *
1629490a7f1SKumar Gala  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
1639490a7f1SKumar Gala  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
1649490a7f1SKumar Gala  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
1659490a7f1SKumar Gala  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
1669490a7f1SKumar Gala  *
1679490a7f1SKumar Gala  * Localbus cacheable (TBD)
1689490a7f1SKumar Gala  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
1699490a7f1SKumar Gala  *
1709490a7f1SKumar Gala  * Localbus non-cacheable
171c57fc289SJason Jin  * 0xe000_0000	0xe7ff_ffff	Promjet/free		128M non-cacheable
1729490a7f1SKumar Gala  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
173c57fc289SJason Jin  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
1749490a7f1SKumar Gala  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
1759490a7f1SKumar Gala  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
1769490a7f1SKumar Gala  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
1779490a7f1SKumar Gala  */
1789490a7f1SKumar Gala 
1799490a7f1SKumar Gala /*
1809490a7f1SKumar Gala  * Local Bus Definitions
1819490a7f1SKumar Gala  */
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
183337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
184337f9fdeSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
185337f9fdeSKumar Gala #else
186c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
187337f9fdeSKumar Gala #endif
1889490a7f1SKumar Gala 
1899a1a0aedSMingkai Hu #define CONFIG_FLASH_BR_PRELIM \
1907ee41107STimur Tabi 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
1919a1a0aedSMingkai Hu #define CONFIG_FLASH_OR_PRELIM	0xf8000ff7
1929490a7f1SKumar Gala 
19307355700SMingkai Hu #define CONFIG_SYS_BR1_PRELIM \
19407355700SMingkai Hu 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
19507355700SMingkai Hu 		 | BR_PS_16 | BR_V)
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
1979490a7f1SKumar Gala 
19807355700SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
19907355700SMingkai Hu 				      CONFIG_SYS_FLASH_BASE_PHYS }
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
2019490a7f1SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
2029490a7f1SKumar Gala 
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2089490a7f1SKumar Gala 
2090234446fSMasahiro Yamada #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
2109a1a0aedSMingkai Hu #define CONFIG_SYS_RAMBOOT
211a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC
2129a1a0aedSMingkai Hu #else
2139a1a0aedSMingkai Hu #undef CONFIG_SYS_RAMBOOT
2149a1a0aedSMingkai Hu #endif
2159a1a0aedSMingkai Hu 
2169490a7f1SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
2209490a7f1SKumar Gala 
2219490a7f1SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
2229490a7f1SKumar Gala 
22368d4230cSRamneek Mehresh #define CONFIG_HWCONFIG			/* enable hwconfig */
2249490a7f1SKumar Gala #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
2259490a7f1SKumar Gala #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
226337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
227337f9fdeSKumar Gala #define PIXIS_BASE_PHYS	0xfffdf0000ull
228337f9fdeSKumar Gala #else
22952b565f5SKumar Gala #define PIXIS_BASE_PHYS	PIXIS_BASE
230337f9fdeSKumar Gala #endif
2319490a7f1SKumar Gala 
23252b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
2349490a7f1SKumar Gala 
2359490a7f1SKumar Gala #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2369490a7f1SKumar Gala #define PIXIS_VER		0x1	/* Board version at offset 1 */
2379490a7f1SKumar Gala #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
2389490a7f1SKumar Gala #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
2399490a7f1SKumar Gala #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
2409490a7f1SKumar Gala #define PIXIS_PWR		0x5	/* PIXIS Power status register */
2419490a7f1SKumar Gala #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
2429490a7f1SKumar Gala #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
2439490a7f1SKumar Gala #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
2449490a7f1SKumar Gala #define PIXIS_VCTL		0x10	/* VELA Control Register */
2459490a7f1SKumar Gala #define PIXIS_VSTAT		0x11	/* VELA Status Register */
2469490a7f1SKumar Gala #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
2479490a7f1SKumar Gala #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
2489490a7f1SKumar Gala #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
2499490a7f1SKumar Gala #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2506bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP	0xe0	/* VBOOT - CFG_LBMAP */
2516bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
2526bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1	0x01	/* cfg_lbmap - boot from NOR 1 */
2536bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR2	0x02	/* cfg_lbmap - boot from NOR 2 */
2546bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR3	0x03	/* cfg_lbmap - boot from NOR 3 */
2556bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET	0x04	/* cfg_lbmap - boot from projet */
2566bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND	0x05	/* cfg_lbmap - boot from NAND */
2579490a7f1SKumar Gala #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
2589490a7f1SKumar Gala #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
2599490a7f1SKumar Gala #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
2609490a7f1SKumar Gala #define PIXIS_VSYSCLK0		0x1A	/* VELA SYSCLK0 Register */
2619490a7f1SKumar Gala #define PIXIS_VSYSCLK1		0x1B	/* VELA SYSCLK1 Register */
2629490a7f1SKumar Gala #define PIXIS_VSYSCLK2		0x1C	/* VELA SYSCLK2 Register */
2639490a7f1SKumar Gala #define PIXIS_VDDRCLK0		0x1D	/* VELA DDRCLK0 Register */
2649490a7f1SKumar Gala #define PIXIS_VDDRCLK1		0x1E	/* VELA DDRCLK1 Register */
2659490a7f1SKumar Gala #define PIXIS_VDDRCLK2		0x1F	/* VELA DDRCLK2 Register */
2669490a7f1SKumar Gala #define PIXIS_VWATCH		0x24    /* Watchdog Register */
2679490a7f1SKumar Gala #define PIXIS_LED		0x25    /* LED Register */
2689490a7f1SKumar Gala 
2699a1a0aedSMingkai Hu #define PIXIS_SPD_SYSCLK	0x7	/* SYSCLK option */
2709a1a0aedSMingkai Hu 
2719490a7f1SKumar Gala /* old pixis referenced names */
2729490a7f1SKumar Gala #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
2739490a7f1SKumar Gala #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
274509e19caSMatthew McClintock #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x4e
2759490a7f1SKumar Gala 
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
278553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
2799490a7f1SKumar Gala 
28007355700SMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET \
28125ddd1fbSWolfgang Denk 		(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
2839490a7f1SKumar Gala 
2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN	(256 * 1024) /* Reserve 256 kB for Mon */
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)	/* Reserved for malloc */
2869490a7f1SKumar Gala 
2879a1a0aedSMingkai Hu #ifndef CONFIG_NAND_SPL
288c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE		0xffa00000
289337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
290337f9fdeSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
291337f9fdeSKumar Gala #else
292c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
293337f9fdeSKumar Gala #endif
2949a1a0aedSMingkai Hu #else
2959a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE		0xfff00000
2969a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT
2979a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
2989a1a0aedSMingkai Hu #else
2999a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
3009a1a0aedSMingkai Hu #endif
3019a1a0aedSMingkai Hu #endif
302c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
303c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0x40000, \
304c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0x80000, \
305c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0xC0000}
306c57fc289SJason Jin #define CONFIG_SYS_MAX_NAND_DEVICE	4
307c57fc289SJason Jin #define CONFIG_CMD_NAND		1
308c57fc289SJason Jin #define CONFIG_NAND_FSL_ELBC	1
309c57fc289SJason Jin #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
310c57fc289SJason Jin 
3119a1a0aedSMingkai Hu /* NAND boot: 4K NAND loader config */
3129a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
313c6e8f49aSHaijun.Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) - 0x2000)
3149a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
3159a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_START \
3169a1a0aedSMingkai Hu 		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
3179a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
3189a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
3199a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
3209a1a0aedSMingkai Hu 
321c57fc289SJason Jin /* NAND flash config */
322a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM \
32307355700SMingkai Hu 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
324c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
325c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
326c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
327c57fc289SJason Jin 		| BR_V)			/* valid */
328a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM	(0xFFFC0000	/* length 256K */ \
329c57fc289SJason Jin 		| OR_FCM_PGS		/* Large Page*/ \
330c57fc289SJason Jin 		| OR_FCM_CSCT \
331c57fc289SJason Jin 		| OR_FCM_CST \
332c57fc289SJason Jin 		| OR_FCM_CHT \
333c57fc289SJason Jin 		| OR_FCM_SCY_1 \
334c57fc289SJason Jin 		| OR_FCM_TRLX \
335c57fc289SJason Jin 		| OR_FCM_EHTR)
336c57fc289SJason Jin 
3379a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
3389a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
339a3055c58SMatthew McClintock #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
340a3055c58SMatthew McClintock #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
341c57fc289SJason Jin 
34207355700SMingkai Hu #define CONFIG_SYS_BR4_PRELIM \
3437ee41107STimur Tabi 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
344c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
345c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
346c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
347c57fc289SJason Jin 		| BR_V)			/* valid */
348a3055c58SMatthew McClintock #define CONFIG_SYS_OR4_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
34907355700SMingkai Hu #define CONFIG_SYS_BR5_PRELIM \
3507ee41107STimur Tabi 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
351c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
352c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
353c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
354c57fc289SJason Jin 		| BR_V)			/* valid */
355a3055c58SMatthew McClintock #define CONFIG_SYS_OR5_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
356c57fc289SJason Jin 
35707355700SMingkai Hu #define CONFIG_SYS_BR6_PRELIM \
3587ee41107STimur Tabi 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
359c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
360c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
361c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
362c57fc289SJason Jin 		| BR_V)			/* valid */
363a3055c58SMatthew McClintock #define CONFIG_SYS_OR6_PRELIM	CONFIG_SYS_NAND_OR_PRELIM	/* NAND Options */
364c57fc289SJason Jin 
3659490a7f1SKumar Gala /* Serial Port - controlled on board with jumper J8
3669490a7f1SKumar Gala  * open - index 2
3679490a7f1SKumar Gala  * shorted - index 1
3689490a7f1SKumar Gala  */
3699490a7f1SKumar Gala #define CONFIG_CONS_INDEX	1
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
37393341909SKumar Gala #ifdef CONFIG_NAND_SPL
37493341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS
37593341909SKumar Gala #endif
3769490a7f1SKumar Gala 
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
3789490a7f1SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
3799490a7f1SKumar Gala 
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
3829490a7f1SKumar Gala 
3839490a7f1SKumar Gala /*
3849490a7f1SKumar Gala  * I2C
3859490a7f1SKumar Gala  */
38600f792e0SHeiko Schocher #define CONFIG_SYS_I2C
38700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
38800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
38900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
39000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
39100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
39200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
39300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
39400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
3959490a7f1SKumar Gala 
3969490a7f1SKumar Gala /*
3979490a7f1SKumar Gala  * I2C2 EEPROM
3989490a7f1SKumar Gala  */
39932628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
40032628c50SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ID_EEPROM
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
4029490a7f1SKumar Gala #endif
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM	1
4069490a7f1SKumar Gala 
4079490a7f1SKumar Gala /*
408ae2044d8SXie Xiaobo  * eSPI - Enhanced SPI
409ae2044d8SXie Xiaobo  */
410ae2044d8SXie Xiaobo #define CONFIG_HARD_SPI
411ae2044d8SXie Xiaobo 
412ae2044d8SXie Xiaobo #if defined(CONFIG_SPI_FLASH)
413ae2044d8SXie Xiaobo #define CONFIG_SF_DEFAULT_SPEED	10000000
414ae2044d8SXie Xiaobo #define CONFIG_SF_DEFAULT_MODE	0
415ae2044d8SXie Xiaobo #endif
416ae2044d8SXie Xiaobo 
417ae2044d8SXie Xiaobo /*
4189490a7f1SKumar Gala  * General PCI
4199490a7f1SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
4209490a7f1SKumar Gala  */
4219490a7f1SKumar Gala 
4225af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
423337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
424337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS		0xf0000000
425337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0xc00000000ull
426337f9fdeSKumar Gala #else
42710795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
4285af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
429337f9fdeSKumar Gala #endif
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
431aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT		0xffc00000
4325f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
433337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
434337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_IO_PHYS		0xfffc00000ull
435337f9fdeSKumar Gala #else
4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		0xffc00000
437337f9fdeSKumar Gala #endif
4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE		0x00010000	/* 64k */
4399490a7f1SKumar Gala 
4409490a7f1SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */
4415f7b31b0SKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
4425af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x90000000
443337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
444337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xf8000000
445337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc10000000ull
446337f9fdeSKumar Gala #else
44710795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x90000000
4485af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x90000000
449337f9fdeSKumar Gala #endif
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x08000000	/* 128M */
451aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc10000
4525f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
453337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
454337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc10000ull
455337f9fdeSKumar Gala #else
4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc10000
457337f9fdeSKumar Gala #endif
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
4599490a7f1SKumar Gala 
4609490a7f1SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */
4615f7b31b0SKumar Gala #define CONFIG_SYS_PCIE2_NAME		"Slot 2"
4625af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0x98000000
463337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
464337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xf8000000
465337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc18000000ull
466337f9fdeSKumar Gala #else
46710795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0x98000000
4685af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0x98000000
469337f9fdeSKumar Gala #endif
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x08000000	/* 128M */
471aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc20000
4725f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
473337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
474337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc20000ull
475337f9fdeSKumar Gala #else
4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc20000
477337f9fdeSKumar Gala #endif
4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
4799490a7f1SKumar Gala 
4809490a7f1SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */
4815f7b31b0SKumar Gala #define CONFIG_SYS_PCIE3_NAME		"Slot 3"
4825af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
483337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
484337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
485337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
486337f9fdeSKumar Gala #else
48710795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
4885af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
489337f9fdeSKumar Gala #endif
4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
491aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc30000
4925f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
493337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
494337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc30000ull
495337f9fdeSKumar Gala #else
4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc30000
497337f9fdeSKumar Gala #endif
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
4999490a7f1SKumar Gala 
5009490a7f1SKumar Gala #if defined(CONFIG_PCI)
5019490a7f1SKumar Gala 
5029490a7f1SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
5039490a7f1SKumar Gala 
5049490a7f1SKumar Gala /*PCIE video card used*/
505aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE3_IO_VIRT
5069490a7f1SKumar Gala 
5079490a7f1SKumar Gala /*PCI video card used*/
508aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
5099490a7f1SKumar Gala 
5109490a7f1SKumar Gala /* video */
5119490a7f1SKumar Gala #define CONFIG_VIDEO
5129490a7f1SKumar Gala 
5139490a7f1SKumar Gala #if defined(CONFIG_VIDEO)
5149490a7f1SKumar Gala #define CONFIG_BIOSEMU
5159490a7f1SKumar Gala #define CONFIG_CFB_CONSOLE
5169490a7f1SKumar Gala #define CONFIG_VIDEO_SW_CURSOR
5179490a7f1SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
5189490a7f1SKumar Gala #define CONFIG_ATI_RADEON_FB
5199490a7f1SKumar Gala #define CONFIG_VIDEO_LOGO
520aca5f018SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
5219490a7f1SKumar Gala #endif
5229490a7f1SKumar Gala 
5239490a7f1SKumar Gala #undef CONFIG_EEPRO100
5249490a7f1SKumar Gala #undef CONFIG_TULIP
5259490a7f1SKumar Gala 
5269490a7f1SKumar Gala #ifndef CONFIG_PCI_PNP
5275f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
5285f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
5299490a7f1SKumar Gala 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
5309490a7f1SKumar Gala #endif
5319490a7f1SKumar Gala 
5329490a7f1SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
5339490a7f1SKumar Gala 
5349490a7f1SKumar Gala #endif	/* CONFIG_PCI */
5359490a7f1SKumar Gala 
5369490a7f1SKumar Gala /* SATA */
5379490a7f1SKumar Gala #define CONFIG_LIBATA
5389490a7f1SKumar Gala #define CONFIG_FSL_SATA
5399490a7f1SKumar Gala 
5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
5419490a7f1SKumar Gala #define CONFIG_SATA1
5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
5449490a7f1SKumar Gala #define CONFIG_SATA2
5456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
5479490a7f1SKumar Gala 
5489490a7f1SKumar Gala #ifdef CONFIG_FSL_SATA
5499490a7f1SKumar Gala #define CONFIG_LBA48
5509490a7f1SKumar Gala #define CONFIG_CMD_SATA
5519490a7f1SKumar Gala #define CONFIG_DOS_PARTITION
5529490a7f1SKumar Gala #endif
5539490a7f1SKumar Gala 
5549490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET)
5559490a7f1SKumar Gala 
5569490a7f1SKumar Gala #define CONFIG_MII		1	/* MII PHY management */
5579490a7f1SKumar Gala #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
5589490a7f1SKumar Gala #define CONFIG_TSEC1	1
5599490a7f1SKumar Gala #define CONFIG_TSEC1_NAME	"eTSEC1"
5609490a7f1SKumar Gala #define CONFIG_TSEC3	1
5619490a7f1SKumar Gala #define CONFIG_TSEC3_NAME	"eTSEC3"
5629490a7f1SKumar Gala 
5632e26d837SJason Jin #define CONFIG_FSL_SGMII_RISER	1
5642e26d837SJason Jin #define SGMII_RISER_PHY_OFFSET	0x1c
5652e26d837SJason Jin 
5669490a7f1SKumar Gala #define TSEC1_PHY_ADDR		1	/* TSEC1 -> PHY1 */
5679490a7f1SKumar Gala #define TSEC3_PHY_ADDR		0	/* TSEC3 -> PHY0 */
5689490a7f1SKumar Gala 
5699490a7f1SKumar Gala #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
5709490a7f1SKumar Gala #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
5719490a7f1SKumar Gala 
5729490a7f1SKumar Gala #define TSEC1_PHYIDX		0
5739490a7f1SKumar Gala #define TSEC3_PHYIDX		0
5749490a7f1SKumar Gala 
5759490a7f1SKumar Gala #define CONFIG_ETHPRIME		"eTSEC1"
5769490a7f1SKumar Gala 
5779490a7f1SKumar Gala #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
5789490a7f1SKumar Gala 
5799490a7f1SKumar Gala #endif	/* CONFIG_TSEC_ENET */
5809490a7f1SKumar Gala 
5819490a7f1SKumar Gala /*
5829490a7f1SKumar Gala  * Environment
5839490a7f1SKumar Gala  */
5849a1a0aedSMingkai Hu 
5859a1a0aedSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT)
5860234446fSMasahiro Yamada #if defined(CONFIG_RAMBOOT_SPIFLASH)
5872d4afd49SXie Xiaobo #define CONFIG_ENV_IS_IN_SPI_FLASH
5882d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_BUS	0
5892d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_CS	0
5902d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_MAX_HZ	10000000
5912d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_MODE	0
5922d4afd49SXie Xiaobo #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
5932d4afd49SXie Xiaobo #define CONFIG_ENV_OFFSET	0xF0000
5942d4afd49SXie Xiaobo #define CONFIG_ENV_SECT_SIZE	0x10000
5952d4afd49SXie Xiaobo #elif defined(CONFIG_RAMBOOT_SDCARD)
5962d4afd49SXie Xiaobo #define CONFIG_ENV_IS_IN_MMC
5974394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
5982d4afd49SXie Xiaobo #define CONFIG_ENV_SIZE		0x2000
5992d4afd49SXie Xiaobo #define CONFIG_SYS_MMC_ENV_DEV  0
6002d4afd49SXie Xiaobo #else
601e40ac487SMingkai Hu 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
602e40ac487SMingkai Hu 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
603e40ac487SMingkai Hu 	#define CONFIG_ENV_SIZE		0x2000
6049a1a0aedSMingkai Hu #endif
6059a1a0aedSMingkai Hu #else
6065a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
607c57fc289SJason Jin 	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
6080e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
6090e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
6109a1a0aedSMingkai Hu #endif
6119490a7f1SKumar Gala 
6129490a7f1SKumar Gala #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
6149490a7f1SKumar Gala 
6159490a7f1SKumar Gala /*
6169490a7f1SKumar Gala  * Command line configuration.
6179490a7f1SKumar Gala  */
6189490a7f1SKumar Gala #define CONFIG_CMD_IRQ
6191c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
620199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
6219490a7f1SKumar Gala 
6229490a7f1SKumar Gala #if defined(CONFIG_PCI)
6239490a7f1SKumar Gala #define CONFIG_CMD_PCI
6249490a7f1SKumar Gala #endif
6259490a7f1SKumar Gala 
6269490a7f1SKumar Gala #undef CONFIG_WATCHDOG			/* watchdog disabled */
6279490a7f1SKumar Gala 
62880522dc8SAndy Fleming #define CONFIG_MMC     1
62980522dc8SAndy Fleming 
63080522dc8SAndy Fleming #ifdef CONFIG_MMC
63180522dc8SAndy Fleming #define CONFIG_FSL_ESDHC
63280522dc8SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
63380522dc8SAndy Fleming #define CONFIG_GENERIC_MMC
6341116ebb9SFanzc #endif
6351116ebb9SFanzc 
6361116ebb9SFanzc /*
6371116ebb9SFanzc  * USB
6381116ebb9SFanzc  */
6393d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB
6403d7506faSramneek mehresh #ifdef CONFIG_HAS_FSL_MPH_USB
6411116ebb9SFanzc #define CONFIG_USB_EHCI
6421116ebb9SFanzc 
6431116ebb9SFanzc #ifdef CONFIG_USB_EHCI
6441116ebb9SFanzc #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
6451116ebb9SFanzc #define CONFIG_USB_EHCI_FSL
6461116ebb9SFanzc #define CONFIG_USB_STORAGE
6471116ebb9SFanzc #endif
6483d7506faSramneek mehresh #endif
6491116ebb9SFanzc 
6501116ebb9SFanzc #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
65180522dc8SAndy Fleming #define CONFIG_DOS_PARTITION
65280522dc8SAndy Fleming #endif
65380522dc8SAndy Fleming 
6549490a7f1SKumar Gala /*
6559490a7f1SKumar Gala  * Miscellaneous configurable options
6569490a7f1SKumar Gala  */
6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6589490a7f1SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
6595be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6619490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB)
6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
6639490a7f1SKumar Gala #else
6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
6659490a7f1SKumar Gala #endif
66607355700SMingkai Hu #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE \
66707355700SMingkai Hu 		+ sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
6709490a7f1SKumar Gala 
6719490a7f1SKumar Gala /*
6729490a7f1SKumar Gala  * For booting Linux, the board info and command line data
673a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
6749490a7f1SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
6759490a7f1SKumar Gala  */
676a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
677a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
6789490a7f1SKumar Gala 
6799490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB)
6809490a7f1SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
6819490a7f1SKumar Gala #endif
6829490a7f1SKumar Gala 
6839490a7f1SKumar Gala /*
6849490a7f1SKumar Gala  * Environment Configuration
6859490a7f1SKumar Gala  */
6869490a7f1SKumar Gala 
6879490a7f1SKumar Gala /* The mac addresses for all ethernet interface */
6889490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET)
6899490a7f1SKumar Gala #define CONFIG_HAS_ETH0
6909490a7f1SKumar Gala #define CONFIG_HAS_ETH1
6919490a7f1SKumar Gala #define CONFIG_HAS_ETH2
6929490a7f1SKumar Gala #define CONFIG_HAS_ETH3
6939490a7f1SKumar Gala #endif
6949490a7f1SKumar Gala 
6959490a7f1SKumar Gala #define CONFIG_IPADDR		192.168.1.254
6969490a7f1SKumar Gala 
6979490a7f1SKumar Gala #define CONFIG_HOSTNAME		unknown
6988b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
699b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
7009490a7f1SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
7019490a7f1SKumar Gala 
7029490a7f1SKumar Gala #define CONFIG_SERVERIP		192.168.1.1
7039490a7f1SKumar Gala #define CONFIG_GATEWAYIP	192.168.1.1
7049490a7f1SKumar Gala #define CONFIG_NETMASK		255.255.255.0
7059490a7f1SKumar Gala 
7069490a7f1SKumar Gala /* default location for tftp and bootm */
7079490a7f1SKumar Gala #define CONFIG_LOADADDR		1000000
7089490a7f1SKumar Gala 
7099490a7f1SKumar Gala #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
7109490a7f1SKumar Gala 
7119490a7f1SKumar Gala #define CONFIG_BAUDRATE	115200
7129490a7f1SKumar Gala 
7139490a7f1SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
7149490a7f1SKumar Gala "netdev=eth0\0"						\
7155368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
7169490a7f1SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; "			\
7175368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
7185368c55dSMarek Vasut 		" +$filesize; "	\
7195368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
7205368c55dSMarek Vasut 		" +$filesize; "	\
7215368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
7225368c55dSMarek Vasut 		" $filesize; "	\
7235368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
7245368c55dSMarek Vasut 		" +$filesize; "	\
7255368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
7265368c55dSMarek Vasut 		" $filesize\0"	\
7279490a7f1SKumar Gala "consoledev=ttyS0\0"				\
7289490a7f1SKumar Gala "ramdiskaddr=2000000\0"			\
7299490a7f1SKumar Gala "ramdiskfile=8536ds/ramdisk.uboot\0"		\
730*b24a4f62SScott Wood "fdtaddr=1e00000\0"				\
7319490a7f1SKumar Gala "fdtfile=8536ds/mpc8536ds.dtb\0"		\
7324bc6eb79SVivek Mahajan "bdev=sda3\0"					\
73368d4230cSRamneek Mehresh "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
7349490a7f1SKumar Gala 
7359490a7f1SKumar Gala #define CONFIG_HDBOOT				\
7369490a7f1SKumar Gala  "setenv bootargs root=/dev/$bdev rw "		\
7379490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7389490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"			\
7399490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"			\
7409490a7f1SKumar Gala  "bootm $loadaddr - $fdtaddr"
7419490a7f1SKumar Gala 
7429490a7f1SKumar Gala #define CONFIG_NFSBOOTCOMMAND		\
7439490a7f1SKumar Gala  "setenv bootargs root=/dev/nfs rw "	\
7449490a7f1SKumar Gala  "nfsroot=$serverip:$rootpath "		\
7459490a7f1SKumar Gala  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
7469490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7479490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"		\
7489490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
7499490a7f1SKumar Gala  "bootm $loadaddr - $fdtaddr"
7509490a7f1SKumar Gala 
7519490a7f1SKumar Gala #define CONFIG_RAMBOOTCOMMAND		\
7529490a7f1SKumar Gala  "setenv bootargs root=/dev/ram rw "	\
7539490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7549490a7f1SKumar Gala  "tftp $ramdiskaddr $ramdiskfile;"	\
7559490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"		\
7569490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
7579490a7f1SKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
7589490a7f1SKumar Gala 
7599490a7f1SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
7609490a7f1SKumar Gala 
7619490a7f1SKumar Gala #endif	/* __CONFIG_H */
762