xref: /rk3399_rockchip-uboot/include/configs/MPC8536DS.h (revision a55bb8340ba8682782f816f0b9b3de13e5512e28)
19490a7f1SKumar Gala /*
2c7e1a43dSKumar Gala  * Copyright 2007-2009,2010 Freescale Semiconductor, Inc.
39490a7f1SKumar Gala  *
49490a7f1SKumar Gala  * See file CREDITS for list of people who contributed to this
59490a7f1SKumar Gala  * project.
69490a7f1SKumar Gala  *
79490a7f1SKumar Gala  * This program is free software; you can redistribute it and/or
89490a7f1SKumar Gala  * modify it under the terms of the GNU General Public License as
99490a7f1SKumar Gala  * published by the Free Software Foundation; either version 2 of
109490a7f1SKumar Gala  * the License, or (at your option) any later version.
119490a7f1SKumar Gala  *
129490a7f1SKumar Gala  * This program is distributed in the hope that it will be useful,
139490a7f1SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
149490a7f1SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
159490a7f1SKumar Gala  * GNU General Public License for more details.
169490a7f1SKumar Gala  *
179490a7f1SKumar Gala  * You should have received a copy of the GNU General Public License
189490a7f1SKumar Gala  * along with this program; if not, write to the Free Software
199490a7f1SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
209490a7f1SKumar Gala  * MA 02111-1307 USA
219490a7f1SKumar Gala  */
229490a7f1SKumar Gala 
239490a7f1SKumar Gala /*
249490a7f1SKumar Gala  * mpc8536ds board configuration file
259490a7f1SKumar Gala  *
269490a7f1SKumar Gala  */
279490a7f1SKumar Gala #ifndef __CONFIG_H
289490a7f1SKumar Gala #define __CONFIG_H
299490a7f1SKumar Gala 
30c7e1a43dSKumar Gala #include "../board/freescale/common/ics307_clk.h"
31c7e1a43dSKumar Gala 
32d24f2d32SWolfgang Denk #ifdef CONFIG_36BIT
33337f9fdeSKumar Gala #define CONFIG_PHYS_64BIT	1
34337f9fdeSKumar Gala #endif
35337f9fdeSKumar Gala 
36d24f2d32SWolfgang Denk #ifdef CONFIG_NAND
379a1a0aedSMingkai Hu #define CONFIG_NAND_U_BOOT		1
389a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_NAND		1
3996196a1fSHaiying Wang #ifdef CONFIG_NAND_SPL
4096196a1fSHaiying Wang #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
4196196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
4296196a1fSHaiying Wang #else
432ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xf8f82000
4496196a1fSHaiying Wang #endif /* CONFIG_NAND_SPL */
459a1a0aedSMingkai Hu #endif
469a1a0aedSMingkai Hu 
47d24f2d32SWolfgang Denk #ifdef CONFIG_SDCARD
48e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SDCARD		1
492ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xf8f80000
50e40ac487SMingkai Hu #endif
51e40ac487SMingkai Hu 
52d24f2d32SWolfgang Denk #ifdef CONFIG_SPIFLASH
53e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH		1
542ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xf8f80000
552ae18241SWolfgang Denk #endif
562ae18241SWolfgang Denk 
572ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
582ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xeff80000
59e40ac487SMingkai Hu #endif
60e40ac487SMingkai Hu 
6196196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE
6296196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
6396196a1fSHaiying Wang #endif
6496196a1fSHaiying Wang 
659490a7f1SKumar Gala /* High Level Configuration Options */
669490a7f1SKumar Gala #define CONFIG_BOOKE		1	/* BOOKE */
679490a7f1SKumar Gala #define CONFIG_E500		1	/* BOOKE e500 family */
689490a7f1SKumar Gala #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
699490a7f1SKumar Gala #define CONFIG_MPC8536		1
709490a7f1SKumar Gala #define CONFIG_MPC8536DS	1
719490a7f1SKumar Gala 
72c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC		1	/* Has Enhanced localbus controller */
739490a7f1SKumar Gala #define CONFIG_PCI		1	/* Enable PCI/PCIE */
749490a7f1SKumar Gala #define CONFIG_PCI1		1	/* Enable PCI controller 1 */
759490a7f1SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
769490a7f1SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
779490a7f1SKumar Gala #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
789490a7f1SKumar Gala #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
799490a7f1SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
800151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
81af025065SKumar Gala #define CONFIG_SYS_HAS_SERDES		/* has SERDES */
829490a7f1SKumar Gala 
839490a7f1SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
84f6155c6fSRoy Zang #define CONFIG_E1000		1	/* Defind e1000 pci Ethernet card*/
859490a7f1SKumar Gala 
869490a7f1SKumar Gala #define CONFIG_TSEC_ENET		/* tsec ethernet support */
879490a7f1SKumar Gala #define CONFIG_ENV_OVERWRITE
889490a7f1SKumar Gala 
89c7e1a43dSKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
90c7e1a43dSKumar Gala #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
919490a7f1SKumar Gala #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
929490a7f1SKumar Gala 
939490a7f1SKumar Gala /*
949490a7f1SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
959490a7f1SKumar Gala  */
969490a7f1SKumar Gala #define CONFIG_L2_CACHE			/* toggle L2 cache */
979490a7f1SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
989490a7f1SKumar Gala 
9980522dc8SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
10080522dc8SAndy Fleming 
1019490a7f1SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS	1
1029490a7f1SKumar Gala 
103337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
104337f9fdeSKumar Gala #define CONFIG_ADDR_MAP			1
105337f9fdeSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
106337f9fdeSKumar Gala #endif
107337f9fdeSKumar Gala 
108158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_START 0x00010000	/* skip exception vectors */
109158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_END   0x1f000000	/* skip u-boot at top of RAM */
1109490a7f1SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
1119490a7f1SKumar Gala 
1129490a7f1SKumar Gala /*
1139a1a0aedSMingkai Hu  * Config the L2 Cache as L2 SRAM
1149a1a0aedSMingkai Hu  */
1159a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
1169a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1179a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	0xff8f80000ull
1189a1a0aedSMingkai Hu #else
1199a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
1209a1a0aedSMingkai Hu #endif
1219a1a0aedSMingkai Hu #define CONFIG_SYS_L2_SIZE		(512 << 10)
1229a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
1239a1a0aedSMingkai Hu 
1249a1a0aedSMingkai Hu /*
1259490a7f1SKumar Gala  * Base addresses -- Note these are effective addresses where the
1269490a7f1SKumar Gala  * actual resources get mapped (not physical addresses)
1279490a7f1SKumar Gala  */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
129337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
130337f9fdeSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS	0xfffe00000ull /* physical addr of CCSRBAR */
131337f9fdeSKumar Gala #else
13207355700SMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR
133337f9fdeSKumar Gala #endif
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR	CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
1359490a7f1SKumar Gala 
1369a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
1379a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT	CONFIG_SYS_CCSRBAR
1389a1a0aedSMingkai Hu #else
1399a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
1409a1a0aedSMingkai Hu #endif
1419a1a0aedSMingkai Hu 
1429490a7f1SKumar Gala /* DDR Setup */
143337f9fdeSKumar Gala #define CONFIG_VERY_BIG_RAM
1449490a7f1SKumar Gala #define CONFIG_FSL_DDR2
1459490a7f1SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1469490a7f1SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1479490a7f1SKumar Gala #define CONFIG_DDR_SPD
1489490a7f1SKumar Gala #undef CONFIG_DDR_DLL
1499490a7f1SKumar Gala 
1509b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1519490a7f1SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1529490a7f1SKumar Gala 
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1559490a7f1SKumar Gala 
1569490a7f1SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
1579490a7f1SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1589490a7f1SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
1599490a7f1SKumar Gala 
1609490a7f1SKumar Gala /* I2C addresses of SPD EEPROMs */
1619490a7f1SKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1
1639490a7f1SKumar Gala 
1649490a7f1SKumar Gala /* These are used when DDR doesn't use SPD. */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256	/* DDR is 256MB */
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000001F
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102 /* Enable, no interleaving */
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x3935d322
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06180100
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL	0xC3008000	/* Type = DDR2 */
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400010
1819490a7f1SKumar Gala 
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE		0x00010000
1859490a7f1SKumar Gala 
1869490a7f1SKumar Gala /* Make sure required options are set */
1879490a7f1SKumar Gala #ifndef CONFIG_SPD_EEPROM
1889490a7f1SKumar Gala #error ("CONFIG_SPD_EEPROM is required")
1899490a7f1SKumar Gala #endif
1909490a7f1SKumar Gala 
1919490a7f1SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ
1929490a7f1SKumar Gala 
1939490a7f1SKumar Gala 
1949490a7f1SKumar Gala /*
1959490a7f1SKumar Gala  * Memory map -- xxx -this is wrong, needs updating
1969490a7f1SKumar Gala  *
1979490a7f1SKumar Gala  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
1989490a7f1SKumar Gala  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
1999490a7f1SKumar Gala  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
2009490a7f1SKumar Gala  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
2019490a7f1SKumar Gala  *
2029490a7f1SKumar Gala  * Localbus cacheable (TBD)
2039490a7f1SKumar Gala  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
2049490a7f1SKumar Gala  *
2059490a7f1SKumar Gala  * Localbus non-cacheable
206c57fc289SJason Jin  * 0xe000_0000	0xe7ff_ffff	Promjet/free		128M non-cacheable
2079490a7f1SKumar Gala  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
208c57fc289SJason Jin  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
2099490a7f1SKumar Gala  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
2109490a7f1SKumar Gala  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
2119490a7f1SKumar Gala  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
2129490a7f1SKumar Gala  */
2139490a7f1SKumar Gala 
2149490a7f1SKumar Gala /*
2159490a7f1SKumar Gala  * Local Bus Definitions
2169490a7f1SKumar Gala  */
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
218337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
219337f9fdeSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
220337f9fdeSKumar Gala #else
221c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
222337f9fdeSKumar Gala #endif
2239490a7f1SKumar Gala 
2249a1a0aedSMingkai Hu #define CONFIG_FLASH_BR_PRELIM \
22507355700SMingkai Hu 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
22607355700SMingkai Hu 		 | BR_PS_16 | BR_V)
2279a1a0aedSMingkai Hu #define CONFIG_FLASH_OR_PRELIM	0xf8000ff7
2289490a7f1SKumar Gala 
22907355700SMingkai Hu #define CONFIG_SYS_BR1_PRELIM \
23007355700SMingkai Hu 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
23107355700SMingkai Hu 		 | BR_PS_16 | BR_V)
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
2339490a7f1SKumar Gala 
23407355700SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
23507355700SMingkai Hu 				      CONFIG_SYS_FLASH_BASE_PHYS }
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
2379490a7f1SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
2389490a7f1SKumar Gala 
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2449490a7f1SKumar Gala 
245*a55bb834SKumar Gala #if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
246*a55bb834SKumar Gala     defined(CONFIG_RAMBOOT_SPIFLASH)
2479a1a0aedSMingkai Hu #define CONFIG_SYS_RAMBOOT
248*a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC
2499a1a0aedSMingkai Hu #else
2509a1a0aedSMingkai Hu #undef CONFIG_SYS_RAMBOOT
2519a1a0aedSMingkai Hu #endif
2529a1a0aedSMingkai Hu 
2539490a7f1SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
2579490a7f1SKumar Gala 
2589490a7f1SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
2599490a7f1SKumar Gala 
2609490a7f1SKumar Gala #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
2619490a7f1SKumar Gala #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
262337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
263337f9fdeSKumar Gala #define PIXIS_BASE_PHYS	0xfffdf0000ull
264337f9fdeSKumar Gala #else
26552b565f5SKumar Gala #define PIXIS_BASE_PHYS	PIXIS_BASE
266337f9fdeSKumar Gala #endif
2679490a7f1SKumar Gala 
26852b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
2709490a7f1SKumar Gala 
2719490a7f1SKumar Gala #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2729490a7f1SKumar Gala #define PIXIS_VER		0x1	/* Board version at offset 1 */
2739490a7f1SKumar Gala #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
2749490a7f1SKumar Gala #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
2759490a7f1SKumar Gala #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
2769490a7f1SKumar Gala #define PIXIS_PWR		0x5	/* PIXIS Power status register */
2779490a7f1SKumar Gala #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
2789490a7f1SKumar Gala #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
2799490a7f1SKumar Gala #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
2809490a7f1SKumar Gala #define PIXIS_VCTL		0x10	/* VELA Control Register */
2819490a7f1SKumar Gala #define PIXIS_VSTAT		0x11	/* VELA Status Register */
2829490a7f1SKumar Gala #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
2839490a7f1SKumar Gala #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
2849490a7f1SKumar Gala #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
2859490a7f1SKumar Gala #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2866bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP	0xe0	/* VBOOT - CFG_LBMAP */
2876bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
2886bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1	0x01	/* cfg_lbmap - boot from NOR 1 */
2896bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR2	0x02	/* cfg_lbmap - boot from NOR 2 */
2906bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR3	0x03	/* cfg_lbmap - boot from NOR 3 */
2916bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET	0x04	/* cfg_lbmap - boot from projet */
2926bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND	0x05	/* cfg_lbmap - boot from NAND */
2939490a7f1SKumar Gala #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
2949490a7f1SKumar Gala #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
2959490a7f1SKumar Gala #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
2969490a7f1SKumar Gala #define PIXIS_VSYSCLK0		0x1A	/* VELA SYSCLK0 Register */
2979490a7f1SKumar Gala #define PIXIS_VSYSCLK1		0x1B	/* VELA SYSCLK1 Register */
2989490a7f1SKumar Gala #define PIXIS_VSYSCLK2		0x1C	/* VELA SYSCLK2 Register */
2999490a7f1SKumar Gala #define PIXIS_VDDRCLK0		0x1D	/* VELA DDRCLK0 Register */
3009490a7f1SKumar Gala #define PIXIS_VDDRCLK1		0x1E	/* VELA DDRCLK1 Register */
3019490a7f1SKumar Gala #define PIXIS_VDDRCLK2		0x1F	/* VELA DDRCLK2 Register */
3029490a7f1SKumar Gala #define PIXIS_VWATCH		0x24    /* Watchdog Register */
3039490a7f1SKumar Gala #define PIXIS_LED		0x25    /* LED Register */
3049490a7f1SKumar Gala 
3059a1a0aedSMingkai Hu #define PIXIS_SPD_SYSCLK	0x7	/* SYSCLK option */
3069a1a0aedSMingkai Hu 
3079490a7f1SKumar Gala /* old pixis referenced names */
3089490a7f1SKumar Gala #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
3099490a7f1SKumar Gala #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
3119490a7f1SKumar Gala 
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
314553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
3159490a7f1SKumar Gala 
31607355700SMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET \
31725ddd1fbSWolfgang Denk 		(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
3199490a7f1SKumar Gala 
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN	(256 * 1024) /* Reserve 256 kB for Mon */
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)	/* Reserved for malloc */
3229490a7f1SKumar Gala 
3239a1a0aedSMingkai Hu #ifndef CONFIG_NAND_SPL
324c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE		0xffa00000
325337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
326337f9fdeSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
327337f9fdeSKumar Gala #else
328c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
329337f9fdeSKumar Gala #endif
3309a1a0aedSMingkai Hu #else
3319a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE		0xfff00000
3329a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3339a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
3349a1a0aedSMingkai Hu #else
3359a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
3369a1a0aedSMingkai Hu #endif
3379a1a0aedSMingkai Hu #endif
338c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
339c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0x40000, \
340c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0x80000, \
341c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0xC0000}
342c57fc289SJason Jin #define CONFIG_SYS_MAX_NAND_DEVICE	4
343c57fc289SJason Jin #define CONFIG_MTD_NAND_VERIFY_WRITE
344c57fc289SJason Jin #define CONFIG_CMD_NAND		1
345c57fc289SJason Jin #define CONFIG_NAND_FSL_ELBC	1
346c57fc289SJason Jin #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
347c57fc289SJason Jin 
3489a1a0aedSMingkai Hu /* NAND boot: 4K NAND loader config */
3499a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
3509a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
3519a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
3529a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_START \
3539a1a0aedSMingkai Hu 		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
3549a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
3559a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
3569a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
3579a1a0aedSMingkai Hu 
358c57fc289SJason Jin /* NAND flash config */
35907355700SMingkai Hu #define CONFIG_NAND_BR_PRELIM \
36007355700SMingkai Hu 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
361c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
362c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
363c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
364c57fc289SJason Jin 		| BR_V)			/* valid */
365c57fc289SJason Jin #define CONFIG_NAND_OR_PRELIM	(0xFFFC0000	/* length 256K */ \
366c57fc289SJason Jin 		| OR_FCM_PGS		/* Large Page*/ \
367c57fc289SJason Jin 		| OR_FCM_CSCT \
368c57fc289SJason Jin 		| OR_FCM_CST \
369c57fc289SJason Jin 		| OR_FCM_CHT \
370c57fc289SJason Jin 		| OR_FCM_SCY_1 \
371c57fc289SJason Jin 		| OR_FCM_TRLX \
372c57fc289SJason Jin 		| OR_FCM_EHTR)
373c57fc289SJason Jin 
3749a1a0aedSMingkai Hu #ifdef CONFIG_RAMBOOT_NAND
3759a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM  CONFIG_NAND_BR_PRELIM	/* NAND Base Address */
3769a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM  CONFIG_NAND_OR_PRELIM	/* NAND Options */
3779a1a0aedSMingkai Hu #define CONFIG_SYS_BR2_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
3789a1a0aedSMingkai Hu #define CONFIG_SYS_OR2_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
3799a1a0aedSMingkai Hu #else
3809a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
3819a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
382c57fc289SJason Jin #define CONFIG_SYS_BR2_PRELIM  CONFIG_NAND_BR_PRELIM	/* NAND Base Address */
383c57fc289SJason Jin #define CONFIG_SYS_OR2_PRELIM  CONFIG_NAND_OR_PRELIM	/* NAND Options */
3849a1a0aedSMingkai Hu #endif
385c57fc289SJason Jin 
38607355700SMingkai Hu #define CONFIG_SYS_BR4_PRELIM \
38707355700SMingkai Hu 		(BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
388c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
389c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
390c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
391c57fc289SJason Jin 		| BR_V)			/* valid */
392c57fc289SJason Jin #define CONFIG_SYS_OR4_PRELIM	CONFIG_NAND_OR_PRELIM	/* NAND Options */
39307355700SMingkai Hu #define CONFIG_SYS_BR5_PRELIM \
39407355700SMingkai Hu 		(BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
395c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
396c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
397c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
398c57fc289SJason Jin 		| BR_V)			/* valid */
399c57fc289SJason Jin #define CONFIG_SYS_OR5_PRELIM	CONFIG_NAND_OR_PRELIM	/* NAND Options */
400c57fc289SJason Jin 
40107355700SMingkai Hu #define CONFIG_SYS_BR6_PRELIM \
40207355700SMingkai Hu 		(BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
403c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
404c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
405c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
406c57fc289SJason Jin 		| BR_V)			/* valid */
407c57fc289SJason Jin #define CONFIG_SYS_OR6_PRELIM	CONFIG_NAND_OR_PRELIM	/* NAND Options */
408c57fc289SJason Jin 
4099490a7f1SKumar Gala /* Serial Port - controlled on board with jumper J8
4109490a7f1SKumar Gala  * open - index 2
4119490a7f1SKumar Gala  * shorted - index 1
4129490a7f1SKumar Gala  */
4139490a7f1SKumar Gala #define CONFIG_CONS_INDEX	1
4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
41893341909SKumar Gala #ifdef CONFIG_NAND_SPL
41993341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS
42093341909SKumar Gala #endif
4219490a7f1SKumar Gala 
4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
4239490a7f1SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
4249490a7f1SKumar Gala 
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
4279490a7f1SKumar Gala 
4289490a7f1SKumar Gala /* Use the HUSH parser */
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
4329490a7f1SKumar Gala #endif
4339490a7f1SKumar Gala 
4349490a7f1SKumar Gala /*
4359490a7f1SKumar Gala  * Pass open firmware flat tree
4369490a7f1SKumar Gala  */
4379490a7f1SKumar Gala #define CONFIG_OF_LIBFDT		1
4389490a7f1SKumar Gala #define CONFIG_OF_BOARD_SETUP		1
4399490a7f1SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
4409490a7f1SKumar Gala 
4419490a7f1SKumar Gala /*
4429490a7f1SKumar Gala  * I2C
4439490a7f1SKumar Gala  */
4449490a7f1SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
4459490a7f1SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
4469490a7f1SKumar Gala #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
4479490a7f1SKumar Gala #define CONFIG_I2C_MULTI_BUS
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{{0, 0x29}}	/* Don't probe these addrs */
4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
4539490a7f1SKumar Gala 
4549490a7f1SKumar Gala /*
4559490a7f1SKumar Gala  * I2C2 EEPROM
4569490a7f1SKumar Gala  */
45732628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
45832628c50SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ID_EEPROM
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
4609490a7f1SKumar Gala #endif
4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM	1
4649490a7f1SKumar Gala 
4659490a7f1SKumar Gala /*
4669490a7f1SKumar Gala  * General PCI
4679490a7f1SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
4689490a7f1SKumar Gala  */
4699490a7f1SKumar Gala 
4705af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
471337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
472337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS		0xf0000000
473337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0xc00000000ull
474337f9fdeSKumar Gala #else
47510795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
4765af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
477337f9fdeSKumar Gala #endif
4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
479aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT		0xffc00000
4805f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
481337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
482337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_IO_PHYS		0xfffc00000ull
483337f9fdeSKumar Gala #else
4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		0xffc00000
485337f9fdeSKumar Gala #endif
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE		0x00010000	/* 64k */
4879490a7f1SKumar Gala 
4889490a7f1SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */
4895af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x90000000
490337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
491337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xf8000000
492337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc10000000ull
493337f9fdeSKumar Gala #else
49410795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x90000000
4955af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x90000000
496337f9fdeSKumar Gala #endif
4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x08000000	/* 128M */
498aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc10000
4995f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
500337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
501337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc10000ull
502337f9fdeSKumar Gala #else
5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc10000
504337f9fdeSKumar Gala #endif
5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
5069490a7f1SKumar Gala 
5079490a7f1SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */
5085af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0x98000000
509337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
510337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xf8000000
511337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc18000000ull
512337f9fdeSKumar Gala #else
51310795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0x98000000
5145af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0x98000000
515337f9fdeSKumar Gala #endif
5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x08000000	/* 128M */
517aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc20000
5185f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
519337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
520337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc20000ull
521337f9fdeSKumar Gala #else
5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc20000
523337f9fdeSKumar Gala #endif
5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
5259490a7f1SKumar Gala 
5269490a7f1SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */
5275af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
528337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
529337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
530337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
531337f9fdeSKumar Gala #else
53210795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
5335af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
534337f9fdeSKumar Gala #endif
5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
536aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc30000
5375f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
538337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
539337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc30000ull
540337f9fdeSKumar Gala #else
5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc30000
542337f9fdeSKumar Gala #endif
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
5449490a7f1SKumar Gala 
5459490a7f1SKumar Gala #if defined(CONFIG_PCI)
5469490a7f1SKumar Gala 
5479490a7f1SKumar Gala #define CONFIG_NET_MULTI
5489490a7f1SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
5499490a7f1SKumar Gala 
5509490a7f1SKumar Gala /*PCIE video card used*/
551aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE3_IO_VIRT
5529490a7f1SKumar Gala 
5539490a7f1SKumar Gala /*PCI video card used*/
554aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
5559490a7f1SKumar Gala 
5569490a7f1SKumar Gala /* video */
5579490a7f1SKumar Gala #define CONFIG_VIDEO
5589490a7f1SKumar Gala 
5599490a7f1SKumar Gala #if defined(CONFIG_VIDEO)
5609490a7f1SKumar Gala #define CONFIG_BIOSEMU
5619490a7f1SKumar Gala #define CONFIG_CFB_CONSOLE
5629490a7f1SKumar Gala #define CONFIG_VIDEO_SW_CURSOR
5639490a7f1SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
5649490a7f1SKumar Gala #define CONFIG_ATI_RADEON_FB
5659490a7f1SKumar Gala #define CONFIG_VIDEO_LOGO
5669490a7f1SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
567aca5f018SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
5689490a7f1SKumar Gala #endif
5699490a7f1SKumar Gala 
5709490a7f1SKumar Gala #undef CONFIG_EEPRO100
5719490a7f1SKumar Gala #undef CONFIG_TULIP
5729490a7f1SKumar Gala #undef CONFIG_RTL8139
5739490a7f1SKumar Gala 
5749490a7f1SKumar Gala #ifndef CONFIG_PCI_PNP
5755f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
5765f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
5779490a7f1SKumar Gala 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
5789490a7f1SKumar Gala #endif
5799490a7f1SKumar Gala 
5809490a7f1SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
5819490a7f1SKumar Gala 
5829490a7f1SKumar Gala #endif	/* CONFIG_PCI */
5839490a7f1SKumar Gala 
5849490a7f1SKumar Gala /* SATA */
5859490a7f1SKumar Gala #define CONFIG_LIBATA
5869490a7f1SKumar Gala #define CONFIG_FSL_SATA
5879490a7f1SKumar Gala 
5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
5899490a7f1SKumar Gala #define CONFIG_SATA1
5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
5929490a7f1SKumar Gala #define CONFIG_SATA2
5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
5959490a7f1SKumar Gala 
5969490a7f1SKumar Gala #ifdef CONFIG_FSL_SATA
5979490a7f1SKumar Gala #define CONFIG_LBA48
5989490a7f1SKumar Gala #define CONFIG_CMD_SATA
5999490a7f1SKumar Gala #define CONFIG_DOS_PARTITION
6009490a7f1SKumar Gala #define CONFIG_CMD_EXT2
6019490a7f1SKumar Gala #endif
6029490a7f1SKumar Gala 
6039490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET)
6049490a7f1SKumar Gala 
6059490a7f1SKumar Gala #ifndef CONFIG_NET_MULTI
6069490a7f1SKumar Gala #define CONFIG_NET_MULTI	1
6079490a7f1SKumar Gala #endif
6089490a7f1SKumar Gala 
6099490a7f1SKumar Gala #define CONFIG_MII		1	/* MII PHY management */
6109490a7f1SKumar Gala #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
6119490a7f1SKumar Gala #define CONFIG_TSEC1	1
6129490a7f1SKumar Gala #define CONFIG_TSEC1_NAME	"eTSEC1"
6139490a7f1SKumar Gala #define CONFIG_TSEC3	1
6149490a7f1SKumar Gala #define CONFIG_TSEC3_NAME	"eTSEC3"
6159490a7f1SKumar Gala 
6162e26d837SJason Jin #define CONFIG_FSL_SGMII_RISER	1
6172e26d837SJason Jin #define SGMII_RISER_PHY_OFFSET	0x1c
6182e26d837SJason Jin 
6199490a7f1SKumar Gala #define TSEC1_PHY_ADDR		1	/* TSEC1 -> PHY1 */
6209490a7f1SKumar Gala #define TSEC3_PHY_ADDR		0	/* TSEC3 -> PHY0 */
6219490a7f1SKumar Gala 
6229490a7f1SKumar Gala #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
6239490a7f1SKumar Gala #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
6249490a7f1SKumar Gala 
6259490a7f1SKumar Gala #define TSEC1_PHYIDX		0
6269490a7f1SKumar Gala #define TSEC3_PHYIDX		0
6279490a7f1SKumar Gala 
6289490a7f1SKumar Gala #define CONFIG_ETHPRIME		"eTSEC1"
6299490a7f1SKumar Gala 
6309490a7f1SKumar Gala #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
6319490a7f1SKumar Gala 
6329490a7f1SKumar Gala #endif	/* CONFIG_TSEC_ENET */
6339490a7f1SKumar Gala 
6349490a7f1SKumar Gala /*
6359490a7f1SKumar Gala  * Environment
6369490a7f1SKumar Gala  */
6379a1a0aedSMingkai Hu 
6389a1a0aedSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT)
6399a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND)
6409a1a0aedSMingkai Hu 	#define CONFIG_ENV_IS_IN_NAND	1
6419a1a0aedSMingkai Hu 	#define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
6429a1a0aedSMingkai Hu 	#define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
643e40ac487SMingkai Hu #elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
644e40ac487SMingkai Hu 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
645e40ac487SMingkai Hu 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
646e40ac487SMingkai Hu 	#define CONFIG_ENV_SIZE		0x2000
6479a1a0aedSMingkai Hu #endif
6489a1a0aedSMingkai Hu #else
6495a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
6506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
6510e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		0xfff80000
6529490a7f1SKumar Gala 	#else
653c57fc289SJason Jin 	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
6549490a7f1SKumar Gala 	#endif
6550e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
6560e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
6579a1a0aedSMingkai Hu #endif
6589490a7f1SKumar Gala 
6599490a7f1SKumar Gala #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
6619490a7f1SKumar Gala 
6629490a7f1SKumar Gala /*
6639490a7f1SKumar Gala  * Command line configuration.
6649490a7f1SKumar Gala  */
6659490a7f1SKumar Gala #include <config_cmd_default.h>
6669490a7f1SKumar Gala 
6679490a7f1SKumar Gala #define CONFIG_CMD_IRQ
6689490a7f1SKumar Gala #define CONFIG_CMD_PING
6699490a7f1SKumar Gala #define CONFIG_CMD_I2C
6709490a7f1SKumar Gala #define CONFIG_CMD_MII
6719490a7f1SKumar Gala #define CONFIG_CMD_ELF
6721c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
6731c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
674199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
6759490a7f1SKumar Gala 
6769490a7f1SKumar Gala #if defined(CONFIG_PCI)
6779490a7f1SKumar Gala #define CONFIG_CMD_PCI
6789490a7f1SKumar Gala #define CONFIG_CMD_NET
6799490a7f1SKumar Gala #endif
6809490a7f1SKumar Gala 
6819490a7f1SKumar Gala #undef CONFIG_WATCHDOG			/* watchdog disabled */
6829490a7f1SKumar Gala 
68380522dc8SAndy Fleming #define CONFIG_MMC     1
68480522dc8SAndy Fleming 
68580522dc8SAndy Fleming #ifdef CONFIG_MMC
68680522dc8SAndy Fleming #define CONFIG_FSL_ESDHC
68780522dc8SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
68880522dc8SAndy Fleming #define CONFIG_CMD_MMC
68980522dc8SAndy Fleming #define CONFIG_GENERIC_MMC
69080522dc8SAndy Fleming #define CONFIG_CMD_EXT2
69180522dc8SAndy Fleming #define CONFIG_CMD_FAT
69280522dc8SAndy Fleming #define CONFIG_DOS_PARTITION
69380522dc8SAndy Fleming #endif
69480522dc8SAndy Fleming 
6959490a7f1SKumar Gala /*
6969490a7f1SKumar Gala  * Miscellaneous configurable options
6979490a7f1SKumar Gala  */
6986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6999490a7f1SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
7005be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
7016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
7026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
7039490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB)
7046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
7059490a7f1SKumar Gala #else
7066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
7079490a7f1SKumar Gala #endif
70807355700SMingkai Hu #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE \
70907355700SMingkai Hu 		+ sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
7106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
7116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
7126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
7139490a7f1SKumar Gala 
7149490a7f1SKumar Gala /*
7159490a7f1SKumar Gala  * For booting Linux, the board info and command line data
71689188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
7179490a7f1SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
7189490a7f1SKumar Gala  */
71989188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20) /* Initial Memory map for Linux */
7209490a7f1SKumar Gala 
7219490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB)
7229490a7f1SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
7239490a7f1SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
7249490a7f1SKumar Gala #endif
7259490a7f1SKumar Gala 
7269490a7f1SKumar Gala /*
7279490a7f1SKumar Gala  * Environment Configuration
7289490a7f1SKumar Gala  */
7299490a7f1SKumar Gala 
7309490a7f1SKumar Gala /* The mac addresses for all ethernet interface */
7319490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET)
7329490a7f1SKumar Gala #define CONFIG_HAS_ETH0
7339490a7f1SKumar Gala #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
7349490a7f1SKumar Gala #define CONFIG_HAS_ETH1
7359490a7f1SKumar Gala #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
7369490a7f1SKumar Gala #define CONFIG_HAS_ETH2
7379490a7f1SKumar Gala #define CONFIG_ETH2ADDR	00:E0:0C:02:02:FD
7389490a7f1SKumar Gala #define CONFIG_HAS_ETH3
7399490a7f1SKumar Gala #define CONFIG_ETH3ADDR	00:E0:0C:02:03:FD
7409490a7f1SKumar Gala #endif
7419490a7f1SKumar Gala 
7429490a7f1SKumar Gala #define CONFIG_IPADDR		192.168.1.254
7439490a7f1SKumar Gala 
7449490a7f1SKumar Gala #define CONFIG_HOSTNAME		unknown
7459490a7f1SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
7469490a7f1SKumar Gala #define CONFIG_BOOTFILE		uImage
7479490a7f1SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
7489490a7f1SKumar Gala 
7499490a7f1SKumar Gala #define CONFIG_SERVERIP		192.168.1.1
7509490a7f1SKumar Gala #define CONFIG_GATEWAYIP	192.168.1.1
7519490a7f1SKumar Gala #define CONFIG_NETMASK		255.255.255.0
7529490a7f1SKumar Gala 
7539490a7f1SKumar Gala /* default location for tftp and bootm */
7549490a7f1SKumar Gala #define CONFIG_LOADADDR		1000000
7559490a7f1SKumar Gala 
7569490a7f1SKumar Gala #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
7579490a7f1SKumar Gala #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
7589490a7f1SKumar Gala 
7599490a7f1SKumar Gala #define CONFIG_BAUDRATE	115200
7609490a7f1SKumar Gala 
7619490a7f1SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
7629490a7f1SKumar Gala  "netdev=eth0\0"						\
7639490a7f1SKumar Gala  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
7649490a7f1SKumar Gala  "tftpflash=tftpboot $loadaddr $uboot; "			\
76514d0a02aSWolfgang Denk 	"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
76614d0a02aSWolfgang Denk 	"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
76714d0a02aSWolfgang Denk 	"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
76814d0a02aSWolfgang Denk 	"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
76914d0a02aSWolfgang Denk 	"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
7709490a7f1SKumar Gala  "consoledev=ttyS0\0"				\
7719490a7f1SKumar Gala  "ramdiskaddr=2000000\0"			\
7729490a7f1SKumar Gala  "ramdiskfile=8536ds/ramdisk.uboot\0"		\
7739490a7f1SKumar Gala  "fdtaddr=c00000\0"				\
7749490a7f1SKumar Gala  "fdtfile=8536ds/mpc8536ds.dtb\0"		\
7754bc6eb79SVivek Mahajan  "bdev=sda3\0"					\
7764bc6eb79SVivek Mahajan  "usb_phy_type=ulpi\0"
7779490a7f1SKumar Gala 
7789490a7f1SKumar Gala #define CONFIG_HDBOOT				\
7799490a7f1SKumar Gala  "setenv bootargs root=/dev/$bdev rw "		\
7809490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7819490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"			\
7829490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"			\
7839490a7f1SKumar Gala  "bootm $loadaddr - $fdtaddr"
7849490a7f1SKumar Gala 
7859490a7f1SKumar Gala #define CONFIG_NFSBOOTCOMMAND		\
7869490a7f1SKumar Gala  "setenv bootargs root=/dev/nfs rw "	\
7879490a7f1SKumar Gala  "nfsroot=$serverip:$rootpath "		\
7889490a7f1SKumar Gala  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
7899490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7909490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"		\
7919490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
7929490a7f1SKumar Gala  "bootm $loadaddr - $fdtaddr"
7939490a7f1SKumar Gala 
7949490a7f1SKumar Gala #define CONFIG_RAMBOOTCOMMAND		\
7959490a7f1SKumar Gala  "setenv bootargs root=/dev/ram rw "	\
7969490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7979490a7f1SKumar Gala  "tftp $ramdiskaddr $ramdiskfile;"	\
7989490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"		\
7999490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
8009490a7f1SKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
8019490a7f1SKumar Gala 
8029490a7f1SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
8039490a7f1SKumar Gala 
8049490a7f1SKumar Gala #endif	/* __CONFIG_H */
805