xref: /rk3399_rockchip-uboot/include/configs/MPC8536DS.h (revision 9a1a0aedbbd56f901bfbc124f18ec6d9dcefe282)
19490a7f1SKumar Gala /*
24bc6eb79SVivek Mahajan  * Copyright 2008-2009 Freescale Semiconductor, Inc.
39490a7f1SKumar Gala  *
49490a7f1SKumar Gala  * See file CREDITS for list of people who contributed to this
59490a7f1SKumar Gala  * project.
69490a7f1SKumar Gala  *
79490a7f1SKumar Gala  * This program is free software; you can redistribute it and/or
89490a7f1SKumar Gala  * modify it under the terms of the GNU General Public License as
99490a7f1SKumar Gala  * published by the Free Software Foundation; either version 2 of
109490a7f1SKumar Gala  * the License, or (at your option) any later version.
119490a7f1SKumar Gala  *
129490a7f1SKumar Gala  * This program is distributed in the hope that it will be useful,
139490a7f1SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
149490a7f1SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
159490a7f1SKumar Gala  * GNU General Public License for more details.
169490a7f1SKumar Gala  *
179490a7f1SKumar Gala  * You should have received a copy of the GNU General Public License
189490a7f1SKumar Gala  * along with this program; if not, write to the Free Software
199490a7f1SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
209490a7f1SKumar Gala  * MA 02111-1307 USA
219490a7f1SKumar Gala  */
229490a7f1SKumar Gala 
239490a7f1SKumar Gala /*
249490a7f1SKumar Gala  * mpc8536ds board configuration file
259490a7f1SKumar Gala  *
269490a7f1SKumar Gala  */
279490a7f1SKumar Gala #ifndef __CONFIG_H
289490a7f1SKumar Gala #define __CONFIG_H
299490a7f1SKumar Gala 
300e905ac2SMingkai Hu #ifdef CONFIG_MK_36BIT
31337f9fdeSKumar Gala #define CONFIG_PHYS_64BIT	1
32337f9fdeSKumar Gala #endif
33337f9fdeSKumar Gala 
34*9a1a0aedSMingkai Hu #ifdef CONFIG_MK_NAND
35*9a1a0aedSMingkai Hu #define CONFIG_NAND_U_BOOT		1
36*9a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_NAND		1
37*9a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE	0xf8f82000
38*9a1a0aedSMingkai Hu #endif
39*9a1a0aedSMingkai Hu 
409490a7f1SKumar Gala /* High Level Configuration Options */
419490a7f1SKumar Gala #define CONFIG_BOOKE		1	/* BOOKE */
429490a7f1SKumar Gala #define CONFIG_E500		1	/* BOOKE e500 family */
439490a7f1SKumar Gala #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
449490a7f1SKumar Gala #define CONFIG_MPC8536		1
459490a7f1SKumar Gala #define CONFIG_MPC8536DS	1
469490a7f1SKumar Gala 
47c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC		1	/* Has Enhanced localbus controller */
489490a7f1SKumar Gala #define CONFIG_PCI		1	/* Enable PCI/PCIE */
499490a7f1SKumar Gala #define CONFIG_PCI1		1	/* Enable PCI controller 1 */
509490a7f1SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
519490a7f1SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
529490a7f1SKumar Gala #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
539490a7f1SKumar Gala #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
549490a7f1SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
550151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
569490a7f1SKumar Gala 
579490a7f1SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
58f6155c6fSRoy Zang #define CONFIG_E1000		1	/* Defind e1000 pci Ethernet card*/
599490a7f1SKumar Gala 
609490a7f1SKumar Gala #define CONFIG_TSEC_ENET		/* tsec ethernet support */
619490a7f1SKumar Gala #define CONFIG_ENV_OVERWRITE
629490a7f1SKumar Gala 
639490a7f1SKumar Gala /*
649490a7f1SKumar Gala  * When initializing flash, if we cannot find the manufacturer ID,
659490a7f1SKumar Gala  * assume this is the AMD flash associated with the CDS board.
669490a7f1SKumar Gala  * This allows booting from a promjet.
679490a7f1SKumar Gala  */
689490a7f1SKumar Gala #define CONFIG_ASSUME_AMD_FLASH
699490a7f1SKumar Gala 
709490a7f1SKumar Gala #ifndef __ASSEMBLY__
719490a7f1SKumar Gala extern unsigned long get_board_sys_clk(unsigned long dummy);
729490a7f1SKumar Gala extern unsigned long get_board_ddr_clk(unsigned long dummy);
739490a7f1SKumar Gala #endif
749490a7f1SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
75c0391111SJason Jin #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk(0)
769490a7f1SKumar Gala #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
779490a7f1SKumar Gala #define CONFIG_GET_CLK_FROM_ICS307	  /* decode sysclk and ddrclk freq
789490a7f1SKumar Gala 					     from ICS307 instead of switches */
799490a7f1SKumar Gala 
809490a7f1SKumar Gala /*
819490a7f1SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
829490a7f1SKumar Gala  */
839490a7f1SKumar Gala #define CONFIG_L2_CACHE			/* toggle L2 cache */
849490a7f1SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
859490a7f1SKumar Gala 
8680522dc8SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
8780522dc8SAndy Fleming 
889490a7f1SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS	1
899490a7f1SKumar Gala 
90337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
91337f9fdeSKumar Gala #define CONFIG_ADDR_MAP			1
92337f9fdeSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
93337f9fdeSKumar Gala #endif
94337f9fdeSKumar Gala 
95158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_START 0x00010000	/* skip exception vectors */
96158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_END   0x1f000000	/* skip u-boot at top of RAM */
979490a7f1SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
989490a7f1SKumar Gala 
999490a7f1SKumar Gala /*
100*9a1a0aedSMingkai Hu  * Config the L2 Cache as L2 SRAM
101*9a1a0aedSMingkai Hu  */
102*9a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
103*9a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT
104*9a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	0xff8f80000ull
105*9a1a0aedSMingkai Hu #else
106*9a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
107*9a1a0aedSMingkai Hu #endif
108*9a1a0aedSMingkai Hu #define CONFIG_SYS_L2_SIZE		(512 << 10)
109*9a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
110*9a1a0aedSMingkai Hu 
111*9a1a0aedSMingkai Hu /*
1129490a7f1SKumar Gala  * Base addresses -- Note these are effective addresses where the
1139490a7f1SKumar Gala  * actual resources get mapped (not physical addresses)
1149490a7f1SKumar Gala  */
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
116337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
117337f9fdeSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS	0xfffe00000ull /* physical addr of CCSRBAR */
118337f9fdeSKumar Gala #else
11907355700SMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR
120337f9fdeSKumar Gala #endif
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR	CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
1229490a7f1SKumar Gala 
123*9a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
124*9a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT	CONFIG_SYS_CCSRBAR
125*9a1a0aedSMingkai Hu #else
126*9a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
127*9a1a0aedSMingkai Hu #endif
128*9a1a0aedSMingkai Hu 
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR + 0x8000)
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR + 0xa000)
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR + 0x9000)
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_ADDR		(CONFIG_SYS_CCSRBAR + 0xb000)
1339490a7f1SKumar Gala 
1349490a7f1SKumar Gala /* DDR Setup */
135337f9fdeSKumar Gala #define CONFIG_VERY_BIG_RAM
1369490a7f1SKumar Gala #define CONFIG_FSL_DDR2
1379490a7f1SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1389490a7f1SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1399490a7f1SKumar Gala #define CONFIG_DDR_SPD
1409490a7f1SKumar Gala #undef CONFIG_DDR_DLL
1419490a7f1SKumar Gala 
1429b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1439490a7f1SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1449490a7f1SKumar Gala 
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1479490a7f1SKumar Gala 
1489490a7f1SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
1499490a7f1SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1509490a7f1SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
1519490a7f1SKumar Gala 
1529490a7f1SKumar Gala /* I2C addresses of SPD EEPROMs */
1539490a7f1SKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1
1559490a7f1SKumar Gala 
1569490a7f1SKumar Gala /* These are used when DDR doesn't use SPD. */
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256	/* DDR is 256MB */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000001F
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102 /* Enable, no interleaving */
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x3935d322
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06180100
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL	0xC3008000	/* Type = DDR2 */
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400010
1739490a7f1SKumar Gala 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE		0x00010000
1779490a7f1SKumar Gala 
1789490a7f1SKumar Gala /* Make sure required options are set */
1799490a7f1SKumar Gala #ifndef CONFIG_SPD_EEPROM
1809490a7f1SKumar Gala #error ("CONFIG_SPD_EEPROM is required")
1819490a7f1SKumar Gala #endif
1829490a7f1SKumar Gala 
1839490a7f1SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ
1849490a7f1SKumar Gala 
1859490a7f1SKumar Gala 
1869490a7f1SKumar Gala /*
1879490a7f1SKumar Gala  * Memory map -- xxx -this is wrong, needs updating
1889490a7f1SKumar Gala  *
1899490a7f1SKumar Gala  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
1909490a7f1SKumar Gala  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
1919490a7f1SKumar Gala  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
1929490a7f1SKumar Gala  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
1939490a7f1SKumar Gala  *
1949490a7f1SKumar Gala  * Localbus cacheable (TBD)
1959490a7f1SKumar Gala  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
1969490a7f1SKumar Gala  *
1979490a7f1SKumar Gala  * Localbus non-cacheable
198c57fc289SJason Jin  * 0xe000_0000	0xe7ff_ffff	Promjet/free		128M non-cacheable
1999490a7f1SKumar Gala  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
200c57fc289SJason Jin  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
2019490a7f1SKumar Gala  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
2029490a7f1SKumar Gala  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
2039490a7f1SKumar Gala  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
2049490a7f1SKumar Gala  */
2059490a7f1SKumar Gala 
2069490a7f1SKumar Gala /*
2079490a7f1SKumar Gala  * Local Bus Definitions
2089490a7f1SKumar Gala  */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
210337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
211337f9fdeSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
212337f9fdeSKumar Gala #else
213c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
214337f9fdeSKumar Gala #endif
2159490a7f1SKumar Gala 
216*9a1a0aedSMingkai Hu #define CONFIG_FLASH_BR_PRELIM \
21707355700SMingkai Hu 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
21807355700SMingkai Hu 		 | BR_PS_16 | BR_V)
219*9a1a0aedSMingkai Hu #define CONFIG_FLASH_OR_PRELIM	0xf8000ff7
2209490a7f1SKumar Gala 
22107355700SMingkai Hu #define CONFIG_SYS_BR1_PRELIM \
22207355700SMingkai Hu 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
22307355700SMingkai Hu 		 | BR_PS_16 | BR_V)
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
2259490a7f1SKumar Gala 
22607355700SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
22707355700SMingkai Hu 				      CONFIG_SYS_FLASH_BASE_PHYS }
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
2299490a7f1SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
2309490a7f1SKumar Gala 
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2369490a7f1SKumar Gala 
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
2389490a7f1SKumar Gala 
239*9a1a0aedSMingkai Hu #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND)
240*9a1a0aedSMingkai Hu #define CONFIG_SYS_RAMBOOT
241*9a1a0aedSMingkai Hu #else
242*9a1a0aedSMingkai Hu #undef CONFIG_SYS_RAMBOOT
243*9a1a0aedSMingkai Hu #endif
244*9a1a0aedSMingkai Hu 
2459490a7f1SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
2499490a7f1SKumar Gala 
2509490a7f1SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
2519490a7f1SKumar Gala 
2529490a7f1SKumar Gala #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
2539490a7f1SKumar Gala #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
254337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
255337f9fdeSKumar Gala #define PIXIS_BASE_PHYS	0xfffdf0000ull
256337f9fdeSKumar Gala #else
25752b565f5SKumar Gala #define PIXIS_BASE_PHYS	PIXIS_BASE
258337f9fdeSKumar Gala #endif
2599490a7f1SKumar Gala 
26052b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
2629490a7f1SKumar Gala 
2639490a7f1SKumar Gala #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2649490a7f1SKumar Gala #define PIXIS_VER		0x1	/* Board version at offset 1 */
2659490a7f1SKumar Gala #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
2669490a7f1SKumar Gala #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
2679490a7f1SKumar Gala #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
2689490a7f1SKumar Gala #define PIXIS_PWR		0x5	/* PIXIS Power status register */
2699490a7f1SKumar Gala #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
2709490a7f1SKumar Gala #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
2719490a7f1SKumar Gala #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
2729490a7f1SKumar Gala #define PIXIS_VCTL		0x10	/* VELA Control Register */
2739490a7f1SKumar Gala #define PIXIS_VSTAT		0x11	/* VELA Status Register */
2749490a7f1SKumar Gala #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
2759490a7f1SKumar Gala #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
2769490a7f1SKumar Gala #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
2779490a7f1SKumar Gala #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2786bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP	0xe0	/* VBOOT - CFG_LBMAP */
2796bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
2806bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1	0x01	/* cfg_lbmap - boot from NOR 1 */
2816bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR2	0x02	/* cfg_lbmap - boot from NOR 2 */
2826bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR3	0x03	/* cfg_lbmap - boot from NOR 3 */
2836bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET	0x04	/* cfg_lbmap - boot from projet */
2846bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND	0x05	/* cfg_lbmap - boot from NAND */
2859490a7f1SKumar Gala #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
2869490a7f1SKumar Gala #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
2879490a7f1SKumar Gala #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
2889490a7f1SKumar Gala #define PIXIS_VSYSCLK0		0x1A	/* VELA SYSCLK0 Register */
2899490a7f1SKumar Gala #define PIXIS_VSYSCLK1		0x1B	/* VELA SYSCLK1 Register */
2909490a7f1SKumar Gala #define PIXIS_VSYSCLK2		0x1C	/* VELA SYSCLK2 Register */
2919490a7f1SKumar Gala #define PIXIS_VDDRCLK0		0x1D	/* VELA DDRCLK0 Register */
2929490a7f1SKumar Gala #define PIXIS_VDDRCLK1		0x1E	/* VELA DDRCLK1 Register */
2939490a7f1SKumar Gala #define PIXIS_VDDRCLK2		0x1F	/* VELA DDRCLK2 Register */
2949490a7f1SKumar Gala #define PIXIS_VWATCH		0x24    /* Watchdog Register */
2959490a7f1SKumar Gala #define PIXIS_LED		0x25    /* LED Register */
2969490a7f1SKumar Gala 
297*9a1a0aedSMingkai Hu #define PIXIS_SPD_SYSCLK	0x7	/* SYSCLK option */
298*9a1a0aedSMingkai Hu 
2999490a7f1SKumar Gala /* old pixis referenced names */
3009490a7f1SKumar Gala #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
3019490a7f1SKumar Gala #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
3039490a7f1SKumar Gala 
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x00004000	/* End of used area in RAM */
3079490a7f1SKumar Gala 
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128	/* num bytes initial data */
30907355700SMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET \
31007355700SMingkai Hu 		(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
3129490a7f1SKumar Gala 
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN	(256 * 1024) /* Reserve 256 kB for Mon */
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)	/* Reserved for malloc */
3159490a7f1SKumar Gala 
316*9a1a0aedSMingkai Hu #ifndef CONFIG_NAND_SPL
317c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE		0xffa00000
318337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
319337f9fdeSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
320337f9fdeSKumar Gala #else
321c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
322337f9fdeSKumar Gala #endif
323*9a1a0aedSMingkai Hu #else
324*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE		0xfff00000
325*9a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT
326*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
327*9a1a0aedSMingkai Hu #else
328*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
329*9a1a0aedSMingkai Hu #endif
330*9a1a0aedSMingkai Hu #endif
331c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
332c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0x40000, \
333c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0x80000, \
334c57fc289SJason Jin 				CONFIG_SYS_NAND_BASE + 0xC0000}
335c57fc289SJason Jin #define CONFIG_SYS_MAX_NAND_DEVICE	4
336c57fc289SJason Jin #define CONFIG_MTD_NAND_VERIFY_WRITE
337c57fc289SJason Jin #define CONFIG_CMD_NAND		1
338c57fc289SJason Jin #define CONFIG_NAND_FSL_ELBC	1
339c57fc289SJason Jin #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
340c57fc289SJason Jin 
341*9a1a0aedSMingkai Hu /* NAND boot: 4K NAND loader config */
342*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
343*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
344*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
345*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_START \
346*9a1a0aedSMingkai Hu 		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
347*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
348*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
349*9a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
350*9a1a0aedSMingkai Hu 
351c57fc289SJason Jin /* NAND flash config */
35207355700SMingkai Hu #define CONFIG_NAND_BR_PRELIM \
35307355700SMingkai Hu 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
354c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
355c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
356c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
357c57fc289SJason Jin 		| BR_V)			/* valid */
358c57fc289SJason Jin #define CONFIG_NAND_OR_PRELIM	(0xFFFC0000	/* length 256K */ \
359c57fc289SJason Jin 		| OR_FCM_PGS		/* Large Page*/ \
360c57fc289SJason Jin 		| OR_FCM_CSCT \
361c57fc289SJason Jin 		| OR_FCM_CST \
362c57fc289SJason Jin 		| OR_FCM_CHT \
363c57fc289SJason Jin 		| OR_FCM_SCY_1 \
364c57fc289SJason Jin 		| OR_FCM_TRLX \
365c57fc289SJason Jin 		| OR_FCM_EHTR)
366c57fc289SJason Jin 
367*9a1a0aedSMingkai Hu #ifdef CONFIG_RAMBOOT_NAND
368*9a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM  CONFIG_NAND_BR_PRELIM	/* NAND Base Address */
369*9a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM  CONFIG_NAND_OR_PRELIM	/* NAND Options */
370*9a1a0aedSMingkai Hu #define CONFIG_SYS_BR2_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
371*9a1a0aedSMingkai Hu #define CONFIG_SYS_OR2_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
372*9a1a0aedSMingkai Hu #else
373*9a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
374*9a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
375c57fc289SJason Jin #define CONFIG_SYS_BR2_PRELIM  CONFIG_NAND_BR_PRELIM	/* NAND Base Address */
376c57fc289SJason Jin #define CONFIG_SYS_OR2_PRELIM  CONFIG_NAND_OR_PRELIM	/* NAND Options */
377*9a1a0aedSMingkai Hu #endif
378c57fc289SJason Jin 
37907355700SMingkai Hu #define CONFIG_SYS_BR4_PRELIM \
38007355700SMingkai Hu 		(BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
381c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
382c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
383c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
384c57fc289SJason Jin 		| BR_V)			/* valid */
385c57fc289SJason Jin #define CONFIG_SYS_OR4_PRELIM	CONFIG_NAND_OR_PRELIM	/* NAND Options */
38607355700SMingkai Hu #define CONFIG_SYS_BR5_PRELIM \
38707355700SMingkai Hu 		(BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
388c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
389c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
390c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
391c57fc289SJason Jin 		| BR_V)			/* valid */
392c57fc289SJason Jin #define CONFIG_SYS_OR5_PRELIM	CONFIG_NAND_OR_PRELIM	/* NAND Options */
393c57fc289SJason Jin 
39407355700SMingkai Hu #define CONFIG_SYS_BR6_PRELIM \
39507355700SMingkai Hu 		(BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
396c57fc289SJason Jin 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
397c57fc289SJason Jin 		| BR_PS_8		/* Port Size = 8 bit */ \
398c57fc289SJason Jin 		| BR_MS_FCM		/* MSEL = FCM */ \
399c57fc289SJason Jin 		| BR_V)			/* valid */
400c57fc289SJason Jin #define CONFIG_SYS_OR6_PRELIM	CONFIG_NAND_OR_PRELIM	/* NAND Options */
401c57fc289SJason Jin 
4029490a7f1SKumar Gala /* Serial Port - controlled on board with jumper J8
4039490a7f1SKumar Gala  * open - index 2
4049490a7f1SKumar Gala  * shorted - index 1
4059490a7f1SKumar Gala  */
4069490a7f1SKumar Gala #define CONFIG_CONS_INDEX	1
4079490a7f1SKumar Gala #undef	CONFIG_SERIAL_SOFTWARE_FIFO
4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
4129490a7f1SKumar Gala 
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
4149490a7f1SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
4159490a7f1SKumar Gala 
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
4189490a7f1SKumar Gala 
4199490a7f1SKumar Gala /* Use the HUSH parser */
4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
4239490a7f1SKumar Gala #endif
4249490a7f1SKumar Gala 
4259490a7f1SKumar Gala /*
4269490a7f1SKumar Gala  * Pass open firmware flat tree
4279490a7f1SKumar Gala  */
4289490a7f1SKumar Gala #define CONFIG_OF_LIBFDT		1
4299490a7f1SKumar Gala #define CONFIG_OF_BOARD_SETUP		1
4309490a7f1SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
4319490a7f1SKumar Gala 
4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL	1
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF	1
4349490a7f1SKumar Gala 
4359490a7f1SKumar Gala 
4369490a7f1SKumar Gala /*
4379490a7f1SKumar Gala  * I2C
4389490a7f1SKumar Gala  */
4399490a7f1SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
4409490a7f1SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
4419490a7f1SKumar Gala #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
4429490a7f1SKumar Gala #define CONFIG_I2C_MULTI_BUS
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{{0, 0x29}}	/* Don't probe these addrs */
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
4489490a7f1SKumar Gala 
4499490a7f1SKumar Gala /*
4509490a7f1SKumar Gala  * I2C2 EEPROM
4519490a7f1SKumar Gala  */
45232628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
45332628c50SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ID_EEPROM
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
4559490a7f1SKumar Gala #endif
4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM	1
4599490a7f1SKumar Gala 
4609490a7f1SKumar Gala /*
4619490a7f1SKumar Gala  * General PCI
4629490a7f1SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
4639490a7f1SKumar Gala  */
4649490a7f1SKumar Gala 
4655af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
466337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
467337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS		0xf0000000
468337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0xc00000000ull
469337f9fdeSKumar Gala #else
47010795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
4715af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
472337f9fdeSKumar Gala #endif
4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
474aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT		0xffc00000
4755f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
476337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
477337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_IO_PHYS		0xfffc00000ull
478337f9fdeSKumar Gala #else
4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		0xffc00000
480337f9fdeSKumar Gala #endif
4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE		0x00010000	/* 64k */
4829490a7f1SKumar Gala 
4839490a7f1SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */
4845af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x90000000
485337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
486337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xf8000000
487337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc10000000ull
488337f9fdeSKumar Gala #else
48910795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x90000000
4905af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x90000000
491337f9fdeSKumar Gala #endif
4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x08000000	/* 128M */
493aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc10000
4945f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
495337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
496337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc10000ull
497337f9fdeSKumar Gala #else
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc10000
499337f9fdeSKumar Gala #endif
5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
5019490a7f1SKumar Gala 
5029490a7f1SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */
5035af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0x98000000
504337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
505337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xf8000000
506337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc18000000ull
507337f9fdeSKumar Gala #else
50810795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0x98000000
5095af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0x98000000
510337f9fdeSKumar Gala #endif
5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x08000000	/* 128M */
512aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc20000
5135f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
514337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
515337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc20000ull
516337f9fdeSKumar Gala #else
5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc20000
518337f9fdeSKumar Gala #endif
5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
5209490a7f1SKumar Gala 
5219490a7f1SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */
5225af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
523337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
524337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
525337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
526337f9fdeSKumar Gala #else
52710795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
5285af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
529337f9fdeSKumar Gala #endif
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
531aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc30000
5325f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
533337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT
534337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc30000ull
535337f9fdeSKumar Gala #else
5366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc30000
537337f9fdeSKumar Gala #endif
5386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
5399490a7f1SKumar Gala 
5409490a7f1SKumar Gala #if defined(CONFIG_PCI)
5419490a7f1SKumar Gala 
5429490a7f1SKumar Gala #define CONFIG_NET_MULTI
5439490a7f1SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
5449490a7f1SKumar Gala 
5459490a7f1SKumar Gala /*PCIE video card used*/
546aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE3_IO_VIRT
5479490a7f1SKumar Gala 
5489490a7f1SKumar Gala /*PCI video card used*/
549aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
5509490a7f1SKumar Gala 
5519490a7f1SKumar Gala /* video */
5529490a7f1SKumar Gala #define CONFIG_VIDEO
5539490a7f1SKumar Gala 
5549490a7f1SKumar Gala #if defined(CONFIG_VIDEO)
5559490a7f1SKumar Gala #define CONFIG_BIOSEMU
5569490a7f1SKumar Gala #define CONFIG_CFB_CONSOLE
5579490a7f1SKumar Gala #define CONFIG_VIDEO_SW_CURSOR
5589490a7f1SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
5599490a7f1SKumar Gala #define CONFIG_ATI_RADEON_FB
5609490a7f1SKumar Gala #define CONFIG_VIDEO_LOGO
5619490a7f1SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
562aca5f018SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
5639490a7f1SKumar Gala #endif
5649490a7f1SKumar Gala 
5659490a7f1SKumar Gala #undef CONFIG_EEPRO100
5669490a7f1SKumar Gala #undef CONFIG_TULIP
5679490a7f1SKumar Gala #undef CONFIG_RTL8139
5689490a7f1SKumar Gala 
5699490a7f1SKumar Gala #ifndef CONFIG_PCI_PNP
5705f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
5715f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
5729490a7f1SKumar Gala 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
5739490a7f1SKumar Gala #endif
5749490a7f1SKumar Gala 
5759490a7f1SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
5769490a7f1SKumar Gala 
5779490a7f1SKumar Gala #endif	/* CONFIG_PCI */
5789490a7f1SKumar Gala 
5799490a7f1SKumar Gala /* SATA */
5809490a7f1SKumar Gala #define CONFIG_LIBATA
5819490a7f1SKumar Gala #define CONFIG_FSL_SATA
5829490a7f1SKumar Gala 
5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
5849490a7f1SKumar Gala #define CONFIG_SATA1
5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
5879490a7f1SKumar Gala #define CONFIG_SATA2
5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
5909490a7f1SKumar Gala 
5919490a7f1SKumar Gala #ifdef CONFIG_FSL_SATA
5929490a7f1SKumar Gala #define CONFIG_LBA48
5939490a7f1SKumar Gala #define CONFIG_CMD_SATA
5949490a7f1SKumar Gala #define CONFIG_DOS_PARTITION
5959490a7f1SKumar Gala #define CONFIG_CMD_EXT2
5969490a7f1SKumar Gala #endif
5979490a7f1SKumar Gala 
5989490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET)
5999490a7f1SKumar Gala 
6009490a7f1SKumar Gala #ifndef CONFIG_NET_MULTI
6019490a7f1SKumar Gala #define CONFIG_NET_MULTI	1
6029490a7f1SKumar Gala #endif
6039490a7f1SKumar Gala 
6049490a7f1SKumar Gala #define CONFIG_MII		1	/* MII PHY management */
6059490a7f1SKumar Gala #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
6069490a7f1SKumar Gala #define CONFIG_TSEC1	1
6079490a7f1SKumar Gala #define CONFIG_TSEC1_NAME	"eTSEC1"
6089490a7f1SKumar Gala #define CONFIG_TSEC3	1
6099490a7f1SKumar Gala #define CONFIG_TSEC3_NAME	"eTSEC3"
6109490a7f1SKumar Gala 
6112e26d837SJason Jin #define CONFIG_FSL_SGMII_RISER	1
6122e26d837SJason Jin #define SGMII_RISER_PHY_OFFSET	0x1c
6132e26d837SJason Jin 
6149490a7f1SKumar Gala #define TSEC1_PHY_ADDR		1	/* TSEC1 -> PHY1 */
6159490a7f1SKumar Gala #define TSEC3_PHY_ADDR		0	/* TSEC3 -> PHY0 */
6169490a7f1SKumar Gala 
6179490a7f1SKumar Gala #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
6189490a7f1SKumar Gala #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
6199490a7f1SKumar Gala 
6209490a7f1SKumar Gala #define TSEC1_PHYIDX		0
6219490a7f1SKumar Gala #define TSEC3_PHYIDX		0
6229490a7f1SKumar Gala 
6239490a7f1SKumar Gala #define CONFIG_ETHPRIME		"eTSEC1"
6249490a7f1SKumar Gala 
6259490a7f1SKumar Gala #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
6269490a7f1SKumar Gala 
6279490a7f1SKumar Gala #endif	/* CONFIG_TSEC_ENET */
6289490a7f1SKumar Gala 
6299490a7f1SKumar Gala /*
6309490a7f1SKumar Gala  * Environment
6319490a7f1SKumar Gala  */
632*9a1a0aedSMingkai Hu 
633*9a1a0aedSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT)
634*9a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND)
635*9a1a0aedSMingkai Hu 	#define CONFIG_ENV_IS_IN_NAND	1
636*9a1a0aedSMingkai Hu 	#define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
637*9a1a0aedSMingkai Hu 	#define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
638*9a1a0aedSMingkai Hu #endif
639*9a1a0aedSMingkai Hu #else
6405a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
6416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
6420e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		0xfff80000
6439490a7f1SKumar Gala 	#else
644c57fc289SJason Jin 	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
6459490a7f1SKumar Gala 	#endif
6460e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
6470e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
648*9a1a0aedSMingkai Hu #endif
6499490a7f1SKumar Gala 
6509490a7f1SKumar Gala #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
6529490a7f1SKumar Gala 
6539490a7f1SKumar Gala /*
6549490a7f1SKumar Gala  * Command line configuration.
6559490a7f1SKumar Gala  */
6569490a7f1SKumar Gala #include <config_cmd_default.h>
6579490a7f1SKumar Gala 
6589490a7f1SKumar Gala #define CONFIG_CMD_IRQ
6599490a7f1SKumar Gala #define CONFIG_CMD_PING
6609490a7f1SKumar Gala #define CONFIG_CMD_I2C
6619490a7f1SKumar Gala #define CONFIG_CMD_MII
6629490a7f1SKumar Gala #define CONFIG_CMD_ELF
6631c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
6641c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
6659490a7f1SKumar Gala 
6669490a7f1SKumar Gala #if defined(CONFIG_PCI)
6679490a7f1SKumar Gala #define CONFIG_CMD_PCI
6689490a7f1SKumar Gala #define CONFIG_CMD_NET
6699490a7f1SKumar Gala #endif
6709490a7f1SKumar Gala 
6719490a7f1SKumar Gala #undef CONFIG_WATCHDOG			/* watchdog disabled */
6729490a7f1SKumar Gala 
67380522dc8SAndy Fleming #define CONFIG_MMC     1
67480522dc8SAndy Fleming 
67580522dc8SAndy Fleming #ifdef CONFIG_MMC
67680522dc8SAndy Fleming #define CONFIG_FSL_ESDHC
67780522dc8SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
67880522dc8SAndy Fleming #define CONFIG_CMD_MMC
67980522dc8SAndy Fleming #define CONFIG_GENERIC_MMC
68080522dc8SAndy Fleming #define CONFIG_CMD_EXT2
68180522dc8SAndy Fleming #define CONFIG_CMD_FAT
68280522dc8SAndy Fleming #define CONFIG_DOS_PARTITION
68380522dc8SAndy Fleming #endif
68480522dc8SAndy Fleming 
6859490a7f1SKumar Gala /*
6869490a7f1SKumar Gala  * Miscellaneous configurable options
6879490a7f1SKumar Gala  */
6886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6899490a7f1SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
6906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
6929490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB)
6936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
6949490a7f1SKumar Gala #else
6956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
6969490a7f1SKumar Gala #endif
69707355700SMingkai Hu #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE \
69807355700SMingkai Hu 		+ sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
6996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
7006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
7016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
7029490a7f1SKumar Gala 
7039490a7f1SKumar Gala /*
7049490a7f1SKumar Gala  * For booting Linux, the board info and command line data
70589188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
7069490a7f1SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
7079490a7f1SKumar Gala  */
70889188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20) /* Initial Memory map for Linux */
7099490a7f1SKumar Gala 
7109490a7f1SKumar Gala /*
7119490a7f1SKumar Gala  * Internal Definitions
7129490a7f1SKumar Gala  *
7139490a7f1SKumar Gala  * Boot Flags
7149490a7f1SKumar Gala  */
7159490a7f1SKumar Gala #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
7169490a7f1SKumar Gala #define BOOTFLAG_WARM	0x02		/* Software reboot */
7179490a7f1SKumar Gala 
7189490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB)
7199490a7f1SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
7209490a7f1SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
7219490a7f1SKumar Gala #endif
7229490a7f1SKumar Gala 
7239490a7f1SKumar Gala /*
7249490a7f1SKumar Gala  * Environment Configuration
7259490a7f1SKumar Gala  */
7269490a7f1SKumar Gala 
7279490a7f1SKumar Gala /* The mac addresses for all ethernet interface */
7289490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET)
7299490a7f1SKumar Gala #define CONFIG_HAS_ETH0
7309490a7f1SKumar Gala #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
7319490a7f1SKumar Gala #define CONFIG_HAS_ETH1
7329490a7f1SKumar Gala #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
7339490a7f1SKumar Gala #define CONFIG_HAS_ETH2
7349490a7f1SKumar Gala #define CONFIG_ETH2ADDR	00:E0:0C:02:02:FD
7359490a7f1SKumar Gala #define CONFIG_HAS_ETH3
7369490a7f1SKumar Gala #define CONFIG_ETH3ADDR	00:E0:0C:02:03:FD
7379490a7f1SKumar Gala #endif
7389490a7f1SKumar Gala 
7399490a7f1SKumar Gala #define CONFIG_IPADDR		192.168.1.254
7409490a7f1SKumar Gala 
7419490a7f1SKumar Gala #define CONFIG_HOSTNAME		unknown
7429490a7f1SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
7439490a7f1SKumar Gala #define CONFIG_BOOTFILE		uImage
7449490a7f1SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
7459490a7f1SKumar Gala 
7469490a7f1SKumar Gala #define CONFIG_SERVERIP		192.168.1.1
7479490a7f1SKumar Gala #define CONFIG_GATEWAYIP	192.168.1.1
7489490a7f1SKumar Gala #define CONFIG_NETMASK		255.255.255.0
7499490a7f1SKumar Gala 
7509490a7f1SKumar Gala /* default location for tftp and bootm */
7519490a7f1SKumar Gala #define CONFIG_LOADADDR		1000000
7529490a7f1SKumar Gala 
7539490a7f1SKumar Gala #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
7549490a7f1SKumar Gala #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
7559490a7f1SKumar Gala 
7569490a7f1SKumar Gala #define CONFIG_BAUDRATE	115200
7579490a7f1SKumar Gala 
7589490a7f1SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
7599490a7f1SKumar Gala  "netdev=eth0\0"						\
7609490a7f1SKumar Gala  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
7619490a7f1SKumar Gala  "tftpflash=tftpboot $loadaddr $uboot; "			\
7629490a7f1SKumar Gala 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
7639490a7f1SKumar Gala 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
7649490a7f1SKumar Gala 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
7659490a7f1SKumar Gala 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
7669490a7f1SKumar Gala 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
7679490a7f1SKumar Gala  "consoledev=ttyS0\0"				\
7689490a7f1SKumar Gala  "ramdiskaddr=2000000\0"			\
7699490a7f1SKumar Gala  "ramdiskfile=8536ds/ramdisk.uboot\0"		\
7709490a7f1SKumar Gala  "fdtaddr=c00000\0"				\
7719490a7f1SKumar Gala  "fdtfile=8536ds/mpc8536ds.dtb\0"		\
7724bc6eb79SVivek Mahajan  "bdev=sda3\0"					\
7734bc6eb79SVivek Mahajan  "usb_phy_type=ulpi\0"
7749490a7f1SKumar Gala 
7759490a7f1SKumar Gala #define CONFIG_HDBOOT				\
7769490a7f1SKumar Gala  "setenv bootargs root=/dev/$bdev rw "		\
7779490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7789490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"			\
7799490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"			\
7809490a7f1SKumar Gala  "bootm $loadaddr - $fdtaddr"
7819490a7f1SKumar Gala 
7829490a7f1SKumar Gala #define CONFIG_NFSBOOTCOMMAND		\
7839490a7f1SKumar Gala  "setenv bootargs root=/dev/nfs rw "	\
7849490a7f1SKumar Gala  "nfsroot=$serverip:$rootpath "		\
7859490a7f1SKumar Gala  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
7869490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7879490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"		\
7889490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
7899490a7f1SKumar Gala  "bootm $loadaddr - $fdtaddr"
7909490a7f1SKumar Gala 
7919490a7f1SKumar Gala #define CONFIG_RAMBOOTCOMMAND		\
7929490a7f1SKumar Gala  "setenv bootargs root=/dev/ram rw "	\
7939490a7f1SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
7949490a7f1SKumar Gala  "tftp $ramdiskaddr $ramdiskfile;"	\
7959490a7f1SKumar Gala  "tftp $loadaddr $bootfile;"		\
7969490a7f1SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
7979490a7f1SKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
7989490a7f1SKumar Gala 
7999490a7f1SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
8009490a7f1SKumar Gala 
8019490a7f1SKumar Gala #endif	/* __CONFIG_H */
802