19490a7f1SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc. 39490a7f1SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 59490a7f1SKumar Gala */ 69490a7f1SKumar Gala 79490a7f1SKumar Gala /* 89490a7f1SKumar Gala * mpc8536ds board configuration file 99490a7f1SKumar Gala * 109490a7f1SKumar Gala */ 119490a7f1SKumar Gala #ifndef __CONFIG_H 129490a7f1SKumar Gala #define __CONFIG_H 139490a7f1SKumar Gala 14c7e1a43dSKumar Gala #include "../board/freescale/common/ics307_clk.h" 15c7e1a43dSKumar Gala 16d24f2d32SWolfgang Denk #ifdef CONFIG_SDCARD 17e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SDCARD 1 18e2c9bc5eSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE 0xf8f40000 197a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 20e40ac487SMingkai Hu #endif 21e40ac487SMingkai Hu 22d24f2d32SWolfgang Denk #ifdef CONFIG_SPIFLASH 23e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH 1 24e2c9bc5eSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE 0xf8f40000 257a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 262ae18241SWolfgang Denk #endif 272ae18241SWolfgang Denk 282ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 29c6e8f49aSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE 0xeff40000 30e40ac487SMingkai Hu #endif 31e40ac487SMingkai Hu 327a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 337a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 347a577fdaSKumar Gala #endif 357a577fdaSKumar Gala 3696196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE 3796196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 3896196a1fSHaiying Wang #endif 3996196a1fSHaiying Wang 409490a7f1SKumar Gala #define CONFIG_PCI1 1 /* Enable PCI controller 1 */ 41b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ 42b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ 43b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */ 449490a7f1SKumar Gala #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 45842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 469490a7f1SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 470151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 489490a7f1SKumar Gala 499490a7f1SKumar Gala 509490a7f1SKumar Gala #define CONFIG_TSEC_ENET /* tsec ethernet support */ 519490a7f1SKumar Gala #define CONFIG_ENV_OVERWRITE 529490a7f1SKumar Gala 53c7e1a43dSKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 54c7e1a43dSKumar Gala #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 559490a7f1SKumar Gala #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 569490a7f1SKumar Gala 579490a7f1SKumar Gala /* 589490a7f1SKumar Gala * These can be toggled for performance analysis, otherwise use default. 599490a7f1SKumar Gala */ 609490a7f1SKumar Gala #define CONFIG_L2_CACHE /* toggle L2 cache */ 619490a7f1SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 629490a7f1SKumar Gala 639490a7f1SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 1 649490a7f1SKumar Gala 65337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 66337f9fdeSKumar Gala #define CONFIG_ADDR_MAP 1 67337f9fdeSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 68337f9fdeSKumar Gala #endif 69337f9fdeSKumar Gala 70158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */ 71158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */ 729490a7f1SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 739490a7f1SKumar Gala 749490a7f1SKumar Gala /* 759a1a0aedSMingkai Hu * Config the L2 Cache as L2 SRAM 769a1a0aedSMingkai Hu */ 779a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 789a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 799a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 809a1a0aedSMingkai Hu #else 819a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 829a1a0aedSMingkai Hu #endif 839a1a0aedSMingkai Hu #define CONFIG_SYS_L2_SIZE (512 << 10) 849a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 859a1a0aedSMingkai Hu 86e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xffe00000 87e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 889490a7f1SKumar Gala 898d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL) 90e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 919a1a0aedSMingkai Hu #endif 929a1a0aedSMingkai Hu 939490a7f1SKumar Gala /* DDR Setup */ 94337f9fdeSKumar Gala #define CONFIG_VERY_BIG_RAM 959490a7f1SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 969490a7f1SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 979490a7f1SKumar Gala #define CONFIG_DDR_SPD 989490a7f1SKumar Gala 999b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1009490a7f1SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1019490a7f1SKumar Gala 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1049490a7f1SKumar Gala 1059490a7f1SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1069490a7f1SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 1079490a7f1SKumar Gala 1089490a7f1SKumar Gala /* I2C addresses of SPD EEPROMs */ 1099490a7f1SKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM 1 1119490a7f1SKumar Gala 1129490a7f1SKumar Gala /* These are used when DDR doesn't use SPD. */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06180100 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */ 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400010 1299490a7f1SKumar Gala 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x00010000 1339490a7f1SKumar Gala 1349490a7f1SKumar Gala /* Make sure required options are set */ 1359490a7f1SKumar Gala #ifndef CONFIG_SPD_EEPROM 1369490a7f1SKumar Gala #error ("CONFIG_SPD_EEPROM is required") 1379490a7f1SKumar Gala #endif 1389490a7f1SKumar Gala 1399490a7f1SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ 1409490a7f1SKumar Gala 1419490a7f1SKumar Gala /* 1429490a7f1SKumar Gala * Memory map -- xxx -this is wrong, needs updating 1439490a7f1SKumar Gala * 1449490a7f1SKumar Gala * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 1459490a7f1SKumar Gala * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 1469490a7f1SKumar Gala * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 1479490a7f1SKumar Gala * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 1489490a7f1SKumar Gala * 1499490a7f1SKumar Gala * Localbus cacheable (TBD) 1509490a7f1SKumar Gala * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 1519490a7f1SKumar Gala * 1529490a7f1SKumar Gala * Localbus non-cacheable 153c57fc289SJason Jin * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable 1549490a7f1SKumar Gala * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 155c57fc289SJason Jin * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 1569490a7f1SKumar Gala * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 1579490a7f1SKumar Gala * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 1589490a7f1SKumar Gala * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 1599490a7f1SKumar Gala */ 1609490a7f1SKumar Gala 1619490a7f1SKumar Gala /* 1629490a7f1SKumar Gala * Local Bus Definitions 1639490a7f1SKumar Gala */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 165337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 166337f9fdeSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 167337f9fdeSKumar Gala #else 168c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 169337f9fdeSKumar Gala #endif 1709490a7f1SKumar Gala 1719a1a0aedSMingkai Hu #define CONFIG_FLASH_BR_PRELIM \ 1727ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V) 1739a1a0aedSMingkai Hu #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 1749490a7f1SKumar Gala 17507355700SMingkai Hu #define CONFIG_SYS_BR1_PRELIM \ 17607355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 17707355700SMingkai Hu | BR_PS_16 | BR_V) 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 1799490a7f1SKumar Gala 18007355700SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \ 18107355700SMingkai Hu CONFIG_SYS_FLASH_BASE_PHYS } 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 1839490a7f1SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 1849490a7f1SKumar Gala 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 1909490a7f1SKumar Gala 1910234446fSMasahiro Yamada #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) 1929a1a0aedSMingkai Hu #define CONFIG_SYS_RAMBOOT 193a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC 1949a1a0aedSMingkai Hu #else 1959a1a0aedSMingkai Hu #undef CONFIG_SYS_RAMBOOT 1969a1a0aedSMingkai Hu #endif 1979a1a0aedSMingkai Hu 1989490a7f1SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 2029490a7f1SKumar Gala 2039490a7f1SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 2049490a7f1SKumar Gala 20568d4230cSRamneek Mehresh #define CONFIG_HWCONFIG /* enable hwconfig */ 2069490a7f1SKumar Gala #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 2079490a7f1SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 208337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 209337f9fdeSKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 210337f9fdeSKumar Gala #else 21152b565f5SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 212337f9fdeSKumar Gala #endif 2139490a7f1SKumar Gala 21452b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 2169490a7f1SKumar Gala 2179490a7f1SKumar Gala #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 2189490a7f1SKumar Gala #define PIXIS_VER 0x1 /* Board version at offset 1 */ 2199490a7f1SKumar Gala #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 2209490a7f1SKumar Gala #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 2219490a7f1SKumar Gala #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 2229490a7f1SKumar Gala #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 2239490a7f1SKumar Gala #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 2249490a7f1SKumar Gala #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 2259490a7f1SKumar Gala #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 2269490a7f1SKumar Gala #define PIXIS_VCTL 0x10 /* VELA Control Register */ 2279490a7f1SKumar Gala #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 2289490a7f1SKumar Gala #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 2299490a7f1SKumar Gala #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 2309490a7f1SKumar Gala #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 2319490a7f1SKumar Gala #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2326bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */ 2336bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 2346bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */ 2356bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */ 2366bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */ 2376bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */ 2386bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */ 2399490a7f1SKumar Gala #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 2409490a7f1SKumar Gala #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 2419490a7f1SKumar Gala #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 2429490a7f1SKumar Gala #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */ 2439490a7f1SKumar Gala #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */ 2449490a7f1SKumar Gala #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */ 2459490a7f1SKumar Gala #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */ 2469490a7f1SKumar Gala #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */ 2479490a7f1SKumar Gala #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */ 2489490a7f1SKumar Gala #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 2499490a7f1SKumar Gala #define PIXIS_LED 0x25 /* LED Register */ 2509490a7f1SKumar Gala 2519a1a0aedSMingkai Hu #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */ 2529a1a0aedSMingkai Hu 2539490a7f1SKumar Gala /* old pixis referenced names */ 2549490a7f1SKumar Gala #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 2559490a7f1SKumar Gala #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 256509e19caSMatthew McClintock #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e 2579490a7f1SKumar Gala 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 260553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 2619490a7f1SKumar Gala 26207355700SMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET \ 26325ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 2659490a7f1SKumar Gala 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 2689490a7f1SKumar Gala 2699a1a0aedSMingkai Hu #ifndef CONFIG_NAND_SPL 270c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE 0xffa00000 271337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 272337f9fdeSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 273337f9fdeSKumar Gala #else 274c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 275337f9fdeSKumar Gala #endif 2769a1a0aedSMingkai Hu #else 2779a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE 0xfff00000 2789a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 2799a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 2809a1a0aedSMingkai Hu #else 2819a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 2829a1a0aedSMingkai Hu #endif 2839a1a0aedSMingkai Hu #endif 284c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 285c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x40000, \ 286c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x80000, \ 287c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0xC0000} 288c57fc289SJason Jin #define CONFIG_SYS_MAX_NAND_DEVICE 4 289c57fc289SJason Jin #define CONFIG_CMD_NAND 1 290c57fc289SJason Jin #define CONFIG_NAND_FSL_ELBC 1 291c57fc289SJason Jin #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 292c57fc289SJason Jin 2939a1a0aedSMingkai Hu /* NAND boot: 4K NAND loader config */ 2949a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 295c6e8f49aSHaijun.Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 2969a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 2979a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_START \ 2989a1a0aedSMingkai Hu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 2999a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 3009a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 3019a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 3029a1a0aedSMingkai Hu 303c57fc289SJason Jin /* NAND flash config */ 304a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM \ 30507355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 306c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 307c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 308c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 309c57fc289SJason Jin | BR_V) /* valid */ 310a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 311c57fc289SJason Jin | OR_FCM_PGS /* Large Page*/ \ 312c57fc289SJason Jin | OR_FCM_CSCT \ 313c57fc289SJason Jin | OR_FCM_CST \ 314c57fc289SJason Jin | OR_FCM_CHT \ 315c57fc289SJason Jin | OR_FCM_SCY_1 \ 316c57fc289SJason Jin | OR_FCM_TRLX \ 317c57fc289SJason Jin | OR_FCM_EHTR) 318c57fc289SJason Jin 3199a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3209a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 321a3055c58SMatthew McClintock #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 322a3055c58SMatthew McClintock #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 323c57fc289SJason Jin 32407355700SMingkai Hu #define CONFIG_SYS_BR4_PRELIM \ 3257ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \ 326c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 327c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 328c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 329c57fc289SJason Jin | BR_V) /* valid */ 330a3055c58SMatthew McClintock #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 33107355700SMingkai Hu #define CONFIG_SYS_BR5_PRELIM \ 3327ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \ 333c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 334c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 335c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 336c57fc289SJason Jin | BR_V) /* valid */ 337a3055c58SMatthew McClintock #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 338c57fc289SJason Jin 33907355700SMingkai Hu #define CONFIG_SYS_BR6_PRELIM \ 3407ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \ 341c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 342c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 343c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 344c57fc289SJason Jin | BR_V) /* valid */ 345a3055c58SMatthew McClintock #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 346c57fc289SJason Jin 3479490a7f1SKumar Gala /* Serial Port - controlled on board with jumper J8 3489490a7f1SKumar Gala * open - index 2 3499490a7f1SKumar Gala * shorted - index 1 3509490a7f1SKumar Gala */ 3519490a7f1SKumar Gala #define CONFIG_CONS_INDEX 1 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 35593341909SKumar Gala #ifdef CONFIG_NAND_SPL 35693341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 35793341909SKumar Gala #endif 3589490a7f1SKumar Gala 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3609490a7f1SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 3619490a7f1SKumar Gala 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 3649490a7f1SKumar Gala 3659490a7f1SKumar Gala /* 3669490a7f1SKumar Gala * I2C 3679490a7f1SKumar Gala */ 36800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 36900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 37000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 37100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 37200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 37300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 37400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 37500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 37600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} } 3779490a7f1SKumar Gala 3789490a7f1SKumar Gala /* 3799490a7f1SKumar Gala * I2C2 EEPROM 3809490a7f1SKumar Gala */ 38132628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 38232628c50SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ID_EEPROM 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 3849490a7f1SKumar Gala #endif 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM 1 3889490a7f1SKumar Gala 3899490a7f1SKumar Gala /* 390ae2044d8SXie Xiaobo * eSPI - Enhanced SPI 391ae2044d8SXie Xiaobo */ 392ae2044d8SXie Xiaobo #define CONFIG_HARD_SPI 393ae2044d8SXie Xiaobo 394ae2044d8SXie Xiaobo #if defined(CONFIG_SPI_FLASH) 395ae2044d8SXie Xiaobo #define CONFIG_SF_DEFAULT_SPEED 10000000 396ae2044d8SXie Xiaobo #define CONFIG_SF_DEFAULT_MODE 0 397ae2044d8SXie Xiaobo #endif 398ae2044d8SXie Xiaobo 399ae2044d8SXie Xiaobo /* 4009490a7f1SKumar Gala * General PCI 4019490a7f1SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 4029490a7f1SKumar Gala */ 4039490a7f1SKumar Gala 4045af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 405337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 406337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000 407337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 408337f9fdeSKumar Gala #else 40910795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 4105af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 411337f9fdeSKumar Gala #endif 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 413aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000 4145f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 415337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 416337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull 417337f9fdeSKumar Gala #else 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000 419337f9fdeSKumar Gala #endif 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 4219490a7f1SKumar Gala 4229490a7f1SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */ 4235f7b31b0SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot 1" 4245af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 425337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 426337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000 427337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull 428337f9fdeSKumar Gala #else 42910795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 4305af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 431337f9fdeSKumar Gala #endif 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */ 433aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000 4345f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 435337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 436337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull 437337f9fdeSKumar Gala #else 4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000 439337f9fdeSKumar Gala #endif 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 4419490a7f1SKumar Gala 4429490a7f1SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 4435f7b31b0SKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 2" 4445af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000 445337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 446337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000 447337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull 448337f9fdeSKumar Gala #else 44910795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000 4505af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000 451337f9fdeSKumar Gala #endif 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */ 453aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000 4545f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 455337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 456337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull 457337f9fdeSKumar Gala #else 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000 459337f9fdeSKumar Gala #endif 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 4619490a7f1SKumar Gala 4629490a7f1SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 4635f7b31b0SKumar Gala #define CONFIG_SYS_PCIE3_NAME "Slot 3" 4645af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 465337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 466337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 467337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 468337f9fdeSKumar Gala #else 46910795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 4705af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 471337f9fdeSKumar Gala #endif 4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 473aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000 4745f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 475337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 476337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull 477337f9fdeSKumar Gala #else 4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000 479337f9fdeSKumar Gala #endif 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 4819490a7f1SKumar Gala 4829490a7f1SKumar Gala #if defined(CONFIG_PCI) 4839490a7f1SKumar Gala /*PCIE video card used*/ 484aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT 4859490a7f1SKumar Gala 4869490a7f1SKumar Gala /*PCI video card used*/ 487aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 4889490a7f1SKumar Gala 4899490a7f1SKumar Gala /* video */ 4909490a7f1SKumar Gala 4919490a7f1SKumar Gala #if defined(CONFIG_VIDEO) 4929490a7f1SKumar Gala #define CONFIG_BIOSEMU 4939490a7f1SKumar Gala #define CONFIG_ATI_RADEON_FB 4949490a7f1SKumar Gala #define CONFIG_VIDEO_LOGO 495aca5f018SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT 4969490a7f1SKumar Gala #endif 4979490a7f1SKumar Gala 4989490a7f1SKumar Gala #undef CONFIG_EEPRO100 4999490a7f1SKumar Gala #undef CONFIG_TULIP 5009490a7f1SKumar Gala 5019490a7f1SKumar Gala #ifndef CONFIG_PCI_PNP 5025f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 5035f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 5049490a7f1SKumar Gala #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 5059490a7f1SKumar Gala #endif 5069490a7f1SKumar Gala 5079490a7f1SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5089490a7f1SKumar Gala 5099490a7f1SKumar Gala #endif /* CONFIG_PCI */ 5109490a7f1SKumar Gala 5119490a7f1SKumar Gala /* SATA */ 5129490a7f1SKumar Gala #define CONFIG_LIBATA 5139490a7f1SKumar Gala #define CONFIG_FSL_SATA 5149490a7f1SKumar Gala 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 5169490a7f1SKumar Gala #define CONFIG_SATA1 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 5199490a7f1SKumar Gala #define CONFIG_SATA2 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 5229490a7f1SKumar Gala 5239490a7f1SKumar Gala #ifdef CONFIG_FSL_SATA 5249490a7f1SKumar Gala #define CONFIG_LBA48 5259490a7f1SKumar Gala #define CONFIG_CMD_SATA 5269490a7f1SKumar Gala #endif 5279490a7f1SKumar Gala 5289490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 5299490a7f1SKumar Gala 5309490a7f1SKumar Gala #define CONFIG_MII 1 /* MII PHY management */ 5319490a7f1SKumar Gala #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 5329490a7f1SKumar Gala #define CONFIG_TSEC1 1 5339490a7f1SKumar Gala #define CONFIG_TSEC1_NAME "eTSEC1" 5349490a7f1SKumar Gala #define CONFIG_TSEC3 1 5359490a7f1SKumar Gala #define CONFIG_TSEC3_NAME "eTSEC3" 5369490a7f1SKumar Gala 5372e26d837SJason Jin #define CONFIG_FSL_SGMII_RISER 1 5382e26d837SJason Jin #define SGMII_RISER_PHY_OFFSET 0x1c 5392e26d837SJason Jin 5409490a7f1SKumar Gala #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */ 5419490a7f1SKumar Gala #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */ 5429490a7f1SKumar Gala 5439490a7f1SKumar Gala #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 5449490a7f1SKumar Gala #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 5459490a7f1SKumar Gala 5469490a7f1SKumar Gala #define TSEC1_PHYIDX 0 5479490a7f1SKumar Gala #define TSEC3_PHYIDX 0 5489490a7f1SKumar Gala 5499490a7f1SKumar Gala #define CONFIG_ETHPRIME "eTSEC1" 5509490a7f1SKumar Gala 5519490a7f1SKumar Gala #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 5529490a7f1SKumar Gala 5539490a7f1SKumar Gala #endif /* CONFIG_TSEC_ENET */ 5549490a7f1SKumar Gala 5559490a7f1SKumar Gala /* 5569490a7f1SKumar Gala * Environment 5579490a7f1SKumar Gala */ 5589a1a0aedSMingkai Hu 5599a1a0aedSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT) 5600234446fSMasahiro Yamada #if defined(CONFIG_RAMBOOT_SPIFLASH) 5612d4afd49SXie Xiaobo #define CONFIG_ENV_IS_IN_SPI_FLASH 5622d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_BUS 0 5632d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_CS 0 5642d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_MAX_HZ 10000000 5652d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_MODE 0 5662d4afd49SXie Xiaobo #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 5672d4afd49SXie Xiaobo #define CONFIG_ENV_OFFSET 0xF0000 5682d4afd49SXie Xiaobo #define CONFIG_ENV_SECT_SIZE 0x10000 5692d4afd49SXie Xiaobo #elif defined(CONFIG_RAMBOOT_SDCARD) 5702d4afd49SXie Xiaobo #define CONFIG_ENV_IS_IN_MMC 5714394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 5722d4afd49SXie Xiaobo #define CONFIG_ENV_SIZE 0x2000 5732d4afd49SXie Xiaobo #define CONFIG_SYS_MMC_ENV_DEV 0 5742d4afd49SXie Xiaobo #else 575e40ac487SMingkai Hu #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 576e40ac487SMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 577e40ac487SMingkai Hu #define CONFIG_ENV_SIZE 0x2000 5789a1a0aedSMingkai Hu #endif 5799a1a0aedSMingkai Hu #else 5805a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 581c57fc289SJason Jin #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 5820e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 5830e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 5849a1a0aedSMingkai Hu #endif 5859490a7f1SKumar Gala 5869490a7f1SKumar Gala #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 5889490a7f1SKumar Gala 5899490a7f1SKumar Gala /* 5909490a7f1SKumar Gala * Command line configuration. 5919490a7f1SKumar Gala */ 5929490a7f1SKumar Gala #define CONFIG_CMD_IRQ 5931c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 594199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 5959490a7f1SKumar Gala 5969490a7f1SKumar Gala #if defined(CONFIG_PCI) 5979490a7f1SKumar Gala #define CONFIG_CMD_PCI 5989490a7f1SKumar Gala #endif 5999490a7f1SKumar Gala 6009490a7f1SKumar Gala #undef CONFIG_WATCHDOG /* watchdog disabled */ 6019490a7f1SKumar Gala 60280522dc8SAndy Fleming #ifdef CONFIG_MMC 60380522dc8SAndy Fleming #define CONFIG_FSL_ESDHC 60480522dc8SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 6051116ebb9SFanzc #endif 6061116ebb9SFanzc 6071116ebb9SFanzc /* 6081116ebb9SFanzc * USB 6091116ebb9SFanzc */ 6103d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 6113d7506faSramneek mehresh #ifdef CONFIG_HAS_FSL_MPH_USB 612*8850c5d5STom Rini #define CONFIG_USB_EHCI_HCD 6131116ebb9SFanzc 614*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD 6151116ebb9SFanzc #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 6161116ebb9SFanzc #define CONFIG_USB_EHCI_FSL 6171116ebb9SFanzc #endif 6183d7506faSramneek mehresh #endif 6191116ebb9SFanzc 6209490a7f1SKumar Gala /* 6219490a7f1SKumar Gala * Miscellaneous configurable options 6229490a7f1SKumar Gala */ 6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 6249490a7f1SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6255be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 6266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 6279490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 6299490a7f1SKumar Gala #else 6306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 6319490a7f1SKumar Gala #endif 63207355700SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 63307355700SMingkai Hu + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ 6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 6356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 6369490a7f1SKumar Gala 6379490a7f1SKumar Gala /* 6389490a7f1SKumar Gala * For booting Linux, the board info and command line data 639a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 6409490a7f1SKumar Gala * the maximum mapped by the Linux kernel during initialization. 6419490a7f1SKumar Gala */ 642a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 643a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 6449490a7f1SKumar Gala 6459490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 6469490a7f1SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 6479490a7f1SKumar Gala #endif 6489490a7f1SKumar Gala 6499490a7f1SKumar Gala /* 6509490a7f1SKumar Gala * Environment Configuration 6519490a7f1SKumar Gala */ 6529490a7f1SKumar Gala 6539490a7f1SKumar Gala /* The mac addresses for all ethernet interface */ 6549490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 6559490a7f1SKumar Gala #define CONFIG_HAS_ETH0 6569490a7f1SKumar Gala #define CONFIG_HAS_ETH1 6579490a7f1SKumar Gala #define CONFIG_HAS_ETH2 6589490a7f1SKumar Gala #define CONFIG_HAS_ETH3 6599490a7f1SKumar Gala #endif 6609490a7f1SKumar Gala 6619490a7f1SKumar Gala #define CONFIG_IPADDR 192.168.1.254 6629490a7f1SKumar Gala 6639490a7f1SKumar Gala #define CONFIG_HOSTNAME unknown 6648b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 665b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 6669490a7f1SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 6679490a7f1SKumar Gala 6689490a7f1SKumar Gala #define CONFIG_SERVERIP 192.168.1.1 6699490a7f1SKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 6709490a7f1SKumar Gala #define CONFIG_NETMASK 255.255.255.0 6719490a7f1SKumar Gala 6729490a7f1SKumar Gala /* default location for tftp and bootm */ 6739490a7f1SKumar Gala #define CONFIG_LOADADDR 1000000 6749490a7f1SKumar Gala 6759490a7f1SKumar Gala #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 6769490a7f1SKumar Gala 6779490a7f1SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 6789490a7f1SKumar Gala "netdev=eth0\0" \ 6795368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 6809490a7f1SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; " \ 6815368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 6825368c55dSMarek Vasut " +$filesize; " \ 6835368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 6845368c55dSMarek Vasut " +$filesize; " \ 6855368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 6865368c55dSMarek Vasut " $filesize; " \ 6875368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 6885368c55dSMarek Vasut " +$filesize; " \ 6895368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 6905368c55dSMarek Vasut " $filesize\0" \ 6919490a7f1SKumar Gala "consoledev=ttyS0\0" \ 6929490a7f1SKumar Gala "ramdiskaddr=2000000\0" \ 6939490a7f1SKumar Gala "ramdiskfile=8536ds/ramdisk.uboot\0" \ 694b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 6959490a7f1SKumar Gala "fdtfile=8536ds/mpc8536ds.dtb\0" \ 6964bc6eb79SVivek Mahajan "bdev=sda3\0" \ 69768d4230cSRamneek Mehresh "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 6989490a7f1SKumar Gala 6999490a7f1SKumar Gala #define CONFIG_HDBOOT \ 7009490a7f1SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 7019490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 7029490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 7039490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 7049490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 7059490a7f1SKumar Gala 7069490a7f1SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 7079490a7f1SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 7089490a7f1SKumar Gala "nfsroot=$serverip:$rootpath " \ 7099490a7f1SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 7109490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 7119490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 7129490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 7139490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 7149490a7f1SKumar Gala 7159490a7f1SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 7169490a7f1SKumar Gala "setenv bootargs root=/dev/ram rw " \ 7179490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 7189490a7f1SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 7199490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 7209490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 7219490a7f1SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 7229490a7f1SKumar Gala 7239490a7f1SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 7249490a7f1SKumar Gala 7259490a7f1SKumar Gala #endif /* __CONFIG_H */ 726