19490a7f1SKumar Gala /* 27c57f3e8SKumar Gala * Copyright 2007-2009,2010-2011 Freescale Semiconductor, Inc. 39490a7f1SKumar Gala * 49490a7f1SKumar Gala * See file CREDITS for list of people who contributed to this 59490a7f1SKumar Gala * project. 69490a7f1SKumar Gala * 79490a7f1SKumar Gala * This program is free software; you can redistribute it and/or 89490a7f1SKumar Gala * modify it under the terms of the GNU General Public License as 99490a7f1SKumar Gala * published by the Free Software Foundation; either version 2 of 109490a7f1SKumar Gala * the License, or (at your option) any later version. 119490a7f1SKumar Gala * 129490a7f1SKumar Gala * This program is distributed in the hope that it will be useful, 139490a7f1SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 149490a7f1SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 159490a7f1SKumar Gala * GNU General Public License for more details. 169490a7f1SKumar Gala * 179490a7f1SKumar Gala * You should have received a copy of the GNU General Public License 189490a7f1SKumar Gala * along with this program; if not, write to the Free Software 199490a7f1SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 209490a7f1SKumar Gala * MA 02111-1307 USA 219490a7f1SKumar Gala */ 229490a7f1SKumar Gala 239490a7f1SKumar Gala /* 249490a7f1SKumar Gala * mpc8536ds board configuration file 259490a7f1SKumar Gala * 269490a7f1SKumar Gala */ 279490a7f1SKumar Gala #ifndef __CONFIG_H 289490a7f1SKumar Gala #define __CONFIG_H 299490a7f1SKumar Gala 30c7e1a43dSKumar Gala #include "../board/freescale/common/ics307_clk.h" 31c7e1a43dSKumar Gala 32d24f2d32SWolfgang Denk #ifdef CONFIG_36BIT 33337f9fdeSKumar Gala #define CONFIG_PHYS_64BIT 1 34337f9fdeSKumar Gala #endif 35337f9fdeSKumar Gala 36d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 379a1a0aedSMingkai Hu #define CONFIG_NAND_U_BOOT 1 389a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_NAND 1 3996196a1fSHaiying Wang #ifdef CONFIG_NAND_SPL 4096196a1fSHaiying Wang #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 4196196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 4296196a1fSHaiying Wang #else 4300203c64SKumar Gala #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds 442ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f82000 4596196a1fSHaiying Wang #endif /* CONFIG_NAND_SPL */ 469a1a0aedSMingkai Hu #endif 479a1a0aedSMingkai Hu 48d24f2d32SWolfgang Denk #ifdef CONFIG_SDCARD 49e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SDCARD 1 502ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f80000 517a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 52e40ac487SMingkai Hu #endif 53e40ac487SMingkai Hu 54d24f2d32SWolfgang Denk #ifdef CONFIG_SPIFLASH 55e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH 1 562ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f80000 577a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 582ae18241SWolfgang Denk #endif 592ae18241SWolfgang Denk 602ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 612ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xeff80000 62e40ac487SMingkai Hu #endif 63e40ac487SMingkai Hu 647a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 657a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 667a577fdaSKumar Gala #endif 677a577fdaSKumar Gala 6896196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE 6996196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 7096196a1fSHaiying Wang #endif 7196196a1fSHaiying Wang 729490a7f1SKumar Gala /* High Level Configuration Options */ 739490a7f1SKumar Gala #define CONFIG_BOOKE 1 /* BOOKE */ 749490a7f1SKumar Gala #define CONFIG_E500 1 /* BOOKE e500 family */ 759490a7f1SKumar Gala #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 769490a7f1SKumar Gala #define CONFIG_MPC8536 1 779490a7f1SKumar Gala #define CONFIG_MPC8536DS 1 789490a7f1SKumar Gala 79c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */ 809490a7f1SKumar Gala #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 819490a7f1SKumar Gala #define CONFIG_PCI1 1 /* Enable PCI controller 1 */ 829490a7f1SKumar Gala #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 839490a7f1SKumar Gala #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 849490a7f1SKumar Gala #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 859490a7f1SKumar Gala #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 869490a7f1SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 870151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 889490a7f1SKumar Gala 899490a7f1SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 90f6155c6fSRoy Zang #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/ 919490a7f1SKumar Gala 929490a7f1SKumar Gala #define CONFIG_TSEC_ENET /* tsec ethernet support */ 939490a7f1SKumar Gala #define CONFIG_ENV_OVERWRITE 949490a7f1SKumar Gala 95c7e1a43dSKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 96c7e1a43dSKumar Gala #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 979490a7f1SKumar Gala #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 989490a7f1SKumar Gala 999490a7f1SKumar Gala /* 1009490a7f1SKumar Gala * These can be toggled for performance analysis, otherwise use default. 1019490a7f1SKumar Gala */ 1029490a7f1SKumar Gala #define CONFIG_L2_CACHE /* toggle L2 cache */ 1039490a7f1SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1049490a7f1SKumar Gala 10580522dc8SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 10680522dc8SAndy Fleming 1079490a7f1SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 1 1089490a7f1SKumar Gala 109337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 110337f9fdeSKumar Gala #define CONFIG_ADDR_MAP 1 111337f9fdeSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 112337f9fdeSKumar Gala #endif 113337f9fdeSKumar Gala 114158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */ 115158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */ 1169490a7f1SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 1179490a7f1SKumar Gala 1189490a7f1SKumar Gala /* 1199a1a0aedSMingkai Hu * Config the L2 Cache as L2 SRAM 1209a1a0aedSMingkai Hu */ 1219a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 1229a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1239a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 1249a1a0aedSMingkai Hu #else 1259a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 1269a1a0aedSMingkai Hu #endif 1279a1a0aedSMingkai Hu #define CONFIG_SYS_L2_SIZE (512 << 10) 1289a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 1299a1a0aedSMingkai Hu 1309a1a0aedSMingkai Hu /* 1319490a7f1SKumar Gala * Base addresses -- Note these are effective addresses where the 1329490a7f1SKumar Gala * actual resources get mapped (not physical addresses) 1339490a7f1SKumar Gala */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 135337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 136337f9fdeSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */ 137337f9fdeSKumar Gala #else 13807355700SMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 139337f9fdeSKumar Gala #endif 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 1419490a7f1SKumar Gala 1429a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 1439a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 1449a1a0aedSMingkai Hu #else 1459a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 1469a1a0aedSMingkai Hu #endif 1479a1a0aedSMingkai Hu 1489490a7f1SKumar Gala /* DDR Setup */ 149337f9fdeSKumar Gala #define CONFIG_VERY_BIG_RAM 1509490a7f1SKumar Gala #define CONFIG_FSL_DDR2 1519490a7f1SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1529490a7f1SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 1539490a7f1SKumar Gala #define CONFIG_DDR_SPD 1549490a7f1SKumar Gala 1559b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1569490a7f1SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1579490a7f1SKumar Gala 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1609490a7f1SKumar Gala 1619490a7f1SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 1629490a7f1SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1639490a7f1SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 1649490a7f1SKumar Gala 1659490a7f1SKumar Gala /* I2C addresses of SPD EEPROMs */ 1669490a7f1SKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM 1 1689490a7f1SKumar Gala 1699490a7f1SKumar Gala /* These are used when DDR doesn't use SPD. */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06180100 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */ 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400010 1869490a7f1SKumar Gala 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x00010000 1909490a7f1SKumar Gala 1919490a7f1SKumar Gala /* Make sure required options are set */ 1929490a7f1SKumar Gala #ifndef CONFIG_SPD_EEPROM 1939490a7f1SKumar Gala #error ("CONFIG_SPD_EEPROM is required") 1949490a7f1SKumar Gala #endif 1959490a7f1SKumar Gala 1969490a7f1SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ 1979490a7f1SKumar Gala 1989490a7f1SKumar Gala 1999490a7f1SKumar Gala /* 2009490a7f1SKumar Gala * Memory map -- xxx -this is wrong, needs updating 2019490a7f1SKumar Gala * 2029490a7f1SKumar Gala * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 2039490a7f1SKumar Gala * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 2049490a7f1SKumar Gala * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 2059490a7f1SKumar Gala * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 2069490a7f1SKumar Gala * 2079490a7f1SKumar Gala * Localbus cacheable (TBD) 2089490a7f1SKumar Gala * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 2099490a7f1SKumar Gala * 2109490a7f1SKumar Gala * Localbus non-cacheable 211c57fc289SJason Jin * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable 2129490a7f1SKumar Gala * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 213c57fc289SJason Jin * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 2149490a7f1SKumar Gala * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 2159490a7f1SKumar Gala * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 2169490a7f1SKumar Gala * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 2179490a7f1SKumar Gala */ 2189490a7f1SKumar Gala 2199490a7f1SKumar Gala /* 2209490a7f1SKumar Gala * Local Bus Definitions 2219490a7f1SKumar Gala */ 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 223337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 224337f9fdeSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 225337f9fdeSKumar Gala #else 226c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 227337f9fdeSKumar Gala #endif 2289490a7f1SKumar Gala 2299a1a0aedSMingkai Hu #define CONFIG_FLASH_BR_PRELIM \ 23007355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \ 23107355700SMingkai Hu | BR_PS_16 | BR_V) 2329a1a0aedSMingkai Hu #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 2339490a7f1SKumar Gala 23407355700SMingkai Hu #define CONFIG_SYS_BR1_PRELIM \ 23507355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 23607355700SMingkai Hu | BR_PS_16 | BR_V) 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 2389490a7f1SKumar Gala 23907355700SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \ 24007355700SMingkai Hu CONFIG_SYS_FLASH_BASE_PHYS } 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 2429490a7f1SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 2439490a7f1SKumar Gala 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2499490a7f1SKumar Gala 250a55bb834SKumar Gala #if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \ 251a55bb834SKumar Gala defined(CONFIG_RAMBOOT_SPIFLASH) 2529a1a0aedSMingkai Hu #define CONFIG_SYS_RAMBOOT 253a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC 2549a1a0aedSMingkai Hu #else 2559a1a0aedSMingkai Hu #undef CONFIG_SYS_RAMBOOT 2569a1a0aedSMingkai Hu #endif 2579a1a0aedSMingkai Hu 2589490a7f1SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 2629490a7f1SKumar Gala 2639490a7f1SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 2649490a7f1SKumar Gala 265*68d4230cSRamneek Mehresh #define CONFIG_HWCONFIG /* enable hwconfig */ 2669490a7f1SKumar Gala #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 2679490a7f1SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 268337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 269337f9fdeSKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 270337f9fdeSKumar Gala #else 27152b565f5SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 272337f9fdeSKumar Gala #endif 2739490a7f1SKumar Gala 27452b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 2769490a7f1SKumar Gala 2779490a7f1SKumar Gala #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 2789490a7f1SKumar Gala #define PIXIS_VER 0x1 /* Board version at offset 1 */ 2799490a7f1SKumar Gala #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 2809490a7f1SKumar Gala #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 2819490a7f1SKumar Gala #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 2829490a7f1SKumar Gala #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 2839490a7f1SKumar Gala #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 2849490a7f1SKumar Gala #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 2859490a7f1SKumar Gala #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 2869490a7f1SKumar Gala #define PIXIS_VCTL 0x10 /* VELA Control Register */ 2879490a7f1SKumar Gala #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 2889490a7f1SKumar Gala #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 2899490a7f1SKumar Gala #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 2909490a7f1SKumar Gala #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 2919490a7f1SKumar Gala #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2926bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */ 2936bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 2946bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */ 2956bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */ 2966bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */ 2976bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */ 2986bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */ 2999490a7f1SKumar Gala #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 3009490a7f1SKumar Gala #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 3019490a7f1SKumar Gala #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 3029490a7f1SKumar Gala #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */ 3039490a7f1SKumar Gala #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */ 3049490a7f1SKumar Gala #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */ 3059490a7f1SKumar Gala #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */ 3069490a7f1SKumar Gala #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */ 3079490a7f1SKumar Gala #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */ 3089490a7f1SKumar Gala #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 3099490a7f1SKumar Gala #define PIXIS_LED 0x25 /* LED Register */ 3109490a7f1SKumar Gala 3119a1a0aedSMingkai Hu #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */ 3129a1a0aedSMingkai Hu 3139490a7f1SKumar Gala /* old pixis referenced names */ 3149490a7f1SKumar Gala #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 3159490a7f1SKumar Gala #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 316509e19caSMatthew McClintock #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e 3179490a7f1SKumar Gala 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 320553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 3219490a7f1SKumar Gala 32207355700SMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET \ 32325ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 3259490a7f1SKumar Gala 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 3289490a7f1SKumar Gala 3299a1a0aedSMingkai Hu #ifndef CONFIG_NAND_SPL 330c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE 0xffa00000 331337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 332337f9fdeSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 333337f9fdeSKumar Gala #else 334c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 335337f9fdeSKumar Gala #endif 3369a1a0aedSMingkai Hu #else 3379a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE 0xfff00000 3389a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3399a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 3409a1a0aedSMingkai Hu #else 3419a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 3429a1a0aedSMingkai Hu #endif 3439a1a0aedSMingkai Hu #endif 344c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 345c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x40000, \ 346c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x80000, \ 347c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0xC0000} 348c57fc289SJason Jin #define CONFIG_SYS_MAX_NAND_DEVICE 4 349c57fc289SJason Jin #define CONFIG_MTD_NAND_VERIFY_WRITE 350c57fc289SJason Jin #define CONFIG_CMD_NAND 1 351c57fc289SJason Jin #define CONFIG_NAND_FSL_ELBC 1 352c57fc289SJason Jin #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 353c57fc289SJason Jin 3549a1a0aedSMingkai Hu /* NAND boot: 4K NAND loader config */ 3559a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 3569a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 3579a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 3589a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_START \ 3599a1a0aedSMingkai Hu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 3609a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 3619a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 3629a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 3639a1a0aedSMingkai Hu 364c57fc289SJason Jin /* NAND flash config */ 365a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM \ 36607355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 367c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 368c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 369c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 370c57fc289SJason Jin | BR_V) /* valid */ 371a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 372c57fc289SJason Jin | OR_FCM_PGS /* Large Page*/ \ 373c57fc289SJason Jin | OR_FCM_CSCT \ 374c57fc289SJason Jin | OR_FCM_CST \ 375c57fc289SJason Jin | OR_FCM_CHT \ 376c57fc289SJason Jin | OR_FCM_SCY_1 \ 377c57fc289SJason Jin | OR_FCM_TRLX \ 378c57fc289SJason Jin | OR_FCM_EHTR) 379c57fc289SJason Jin 3809a1a0aedSMingkai Hu #ifdef CONFIG_RAMBOOT_NAND 381a3055c58SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 382a3055c58SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 3839a1a0aedSMingkai Hu #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3849a1a0aedSMingkai Hu #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 3859a1a0aedSMingkai Hu #else 3869a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3879a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 388a3055c58SMatthew McClintock #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 389a3055c58SMatthew McClintock #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 3909a1a0aedSMingkai Hu #endif 391c57fc289SJason Jin 39207355700SMingkai Hu #define CONFIG_SYS_BR4_PRELIM \ 39307355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \ 394c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 395c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 396c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 397c57fc289SJason Jin | BR_V) /* valid */ 398a3055c58SMatthew McClintock #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 39907355700SMingkai Hu #define CONFIG_SYS_BR5_PRELIM \ 40007355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \ 401c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 402c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 403c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 404c57fc289SJason Jin | BR_V) /* valid */ 405a3055c58SMatthew McClintock #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 406c57fc289SJason Jin 40707355700SMingkai Hu #define CONFIG_SYS_BR6_PRELIM \ 40807355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \ 409c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 410c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 411c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 412c57fc289SJason Jin | BR_V) /* valid */ 413a3055c58SMatthew McClintock #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 414c57fc289SJason Jin 4159490a7f1SKumar Gala /* Serial Port - controlled on board with jumper J8 4169490a7f1SKumar Gala * open - index 2 4179490a7f1SKumar Gala * shorted - index 1 4189490a7f1SKumar Gala */ 4199490a7f1SKumar Gala #define CONFIG_CONS_INDEX 1 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 42493341909SKumar Gala #ifdef CONFIG_NAND_SPL 42593341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 42693341909SKumar Gala #endif 4279490a7f1SKumar Gala 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 4299490a7f1SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 4309490a7f1SKumar Gala 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 4339490a7f1SKumar Gala 4349490a7f1SKumar Gala /* Use the HUSH parser */ 4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 4389490a7f1SKumar Gala #endif 4399490a7f1SKumar Gala 4409490a7f1SKumar Gala /* 4419490a7f1SKumar Gala * Pass open firmware flat tree 4429490a7f1SKumar Gala */ 4439490a7f1SKumar Gala #define CONFIG_OF_LIBFDT 1 4449490a7f1SKumar Gala #define CONFIG_OF_BOARD_SETUP 1 4459490a7f1SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 4469490a7f1SKumar Gala 4479490a7f1SKumar Gala /* 4489490a7f1SKumar Gala * I2C 4499490a7f1SKumar Gala */ 4509490a7f1SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 4519490a7f1SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 4529490a7f1SKumar Gala #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 4539490a7f1SKumar Gala #define CONFIG_I2C_MULTI_BUS 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */ 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 4599490a7f1SKumar Gala 4609490a7f1SKumar Gala /* 4619490a7f1SKumar Gala * I2C2 EEPROM 4629490a7f1SKumar Gala */ 46332628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 46432628c50SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ID_EEPROM 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 4669490a7f1SKumar Gala #endif 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM 1 4709490a7f1SKumar Gala 4719490a7f1SKumar Gala /* 4729490a7f1SKumar Gala * General PCI 4739490a7f1SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 4749490a7f1SKumar Gala */ 4759490a7f1SKumar Gala 4765af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 477337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 478337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000 479337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 480337f9fdeSKumar Gala #else 48110795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 4825af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 483337f9fdeSKumar Gala #endif 4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 485aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000 4865f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 487337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 488337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull 489337f9fdeSKumar Gala #else 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000 491337f9fdeSKumar Gala #endif 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 4939490a7f1SKumar Gala 4949490a7f1SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */ 4955f7b31b0SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot 1" 4965af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 497337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 498337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000 499337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull 500337f9fdeSKumar Gala #else 50110795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 5025af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 503337f9fdeSKumar Gala #endif 5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */ 505aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000 5065f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 507337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 508337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull 509337f9fdeSKumar Gala #else 5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000 511337f9fdeSKumar Gala #endif 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 5139490a7f1SKumar Gala 5149490a7f1SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 5155f7b31b0SKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 2" 5165af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000 517337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 518337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000 519337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull 520337f9fdeSKumar Gala #else 52110795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000 5225af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000 523337f9fdeSKumar Gala #endif 5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */ 525aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000 5265f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 527337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 528337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull 529337f9fdeSKumar Gala #else 5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000 531337f9fdeSKumar Gala #endif 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 5339490a7f1SKumar Gala 5349490a7f1SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 5355f7b31b0SKumar Gala #define CONFIG_SYS_PCIE3_NAME "Slot 3" 5365af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 537337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 538337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 539337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 540337f9fdeSKumar Gala #else 54110795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 5425af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 543337f9fdeSKumar Gala #endif 5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 545aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000 5465f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 547337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 548337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull 549337f9fdeSKumar Gala #else 5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000 551337f9fdeSKumar Gala #endif 5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 5539490a7f1SKumar Gala 5549490a7f1SKumar Gala #if defined(CONFIG_PCI) 5559490a7f1SKumar Gala 5569490a7f1SKumar Gala #define CONFIG_NET_MULTI 5579490a7f1SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 5589490a7f1SKumar Gala 5599490a7f1SKumar Gala /*PCIE video card used*/ 560aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT 5619490a7f1SKumar Gala 5629490a7f1SKumar Gala /*PCI video card used*/ 563aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 5649490a7f1SKumar Gala 5659490a7f1SKumar Gala /* video */ 5669490a7f1SKumar Gala #define CONFIG_VIDEO 5679490a7f1SKumar Gala 5689490a7f1SKumar Gala #if defined(CONFIG_VIDEO) 5699490a7f1SKumar Gala #define CONFIG_BIOSEMU 5709490a7f1SKumar Gala #define CONFIG_CFB_CONSOLE 5719490a7f1SKumar Gala #define CONFIG_VIDEO_SW_CURSOR 5729490a7f1SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 5739490a7f1SKumar Gala #define CONFIG_ATI_RADEON_FB 5749490a7f1SKumar Gala #define CONFIG_VIDEO_LOGO 5759490a7f1SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/ 576aca5f018SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT 5779490a7f1SKumar Gala #endif 5789490a7f1SKumar Gala 5799490a7f1SKumar Gala #undef CONFIG_EEPRO100 5809490a7f1SKumar Gala #undef CONFIG_TULIP 5819490a7f1SKumar Gala #undef CONFIG_RTL8139 5829490a7f1SKumar Gala 5839490a7f1SKumar Gala #ifndef CONFIG_PCI_PNP 5845f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 5855f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 5869490a7f1SKumar Gala #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 5879490a7f1SKumar Gala #endif 5889490a7f1SKumar Gala 5899490a7f1SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5909490a7f1SKumar Gala 5919490a7f1SKumar Gala #endif /* CONFIG_PCI */ 5929490a7f1SKumar Gala 5939490a7f1SKumar Gala /* SATA */ 5949490a7f1SKumar Gala #define CONFIG_LIBATA 5959490a7f1SKumar Gala #define CONFIG_FSL_SATA 5969490a7f1SKumar Gala 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 5989490a7f1SKumar Gala #define CONFIG_SATA1 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 6019490a7f1SKumar Gala #define CONFIG_SATA2 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 6049490a7f1SKumar Gala 6059490a7f1SKumar Gala #ifdef CONFIG_FSL_SATA 6069490a7f1SKumar Gala #define CONFIG_LBA48 6079490a7f1SKumar Gala #define CONFIG_CMD_SATA 6089490a7f1SKumar Gala #define CONFIG_DOS_PARTITION 6099490a7f1SKumar Gala #define CONFIG_CMD_EXT2 6109490a7f1SKumar Gala #endif 6119490a7f1SKumar Gala 6129490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 6139490a7f1SKumar Gala 6149490a7f1SKumar Gala #ifndef CONFIG_NET_MULTI 6159490a7f1SKumar Gala #define CONFIG_NET_MULTI 1 6169490a7f1SKumar Gala #endif 6179490a7f1SKumar Gala 6189490a7f1SKumar Gala #define CONFIG_MII 1 /* MII PHY management */ 6199490a7f1SKumar Gala #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 6209490a7f1SKumar Gala #define CONFIG_TSEC1 1 6219490a7f1SKumar Gala #define CONFIG_TSEC1_NAME "eTSEC1" 6229490a7f1SKumar Gala #define CONFIG_TSEC3 1 6239490a7f1SKumar Gala #define CONFIG_TSEC3_NAME "eTSEC3" 6249490a7f1SKumar Gala 6252e26d837SJason Jin #define CONFIG_FSL_SGMII_RISER 1 6262e26d837SJason Jin #define SGMII_RISER_PHY_OFFSET 0x1c 6272e26d837SJason Jin 6289490a7f1SKumar Gala #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */ 6299490a7f1SKumar Gala #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */ 6309490a7f1SKumar Gala 6319490a7f1SKumar Gala #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 6329490a7f1SKumar Gala #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 6339490a7f1SKumar Gala 6349490a7f1SKumar Gala #define TSEC1_PHYIDX 0 6359490a7f1SKumar Gala #define TSEC3_PHYIDX 0 6369490a7f1SKumar Gala 6379490a7f1SKumar Gala #define CONFIG_ETHPRIME "eTSEC1" 6389490a7f1SKumar Gala 6399490a7f1SKumar Gala #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 6409490a7f1SKumar Gala 6419490a7f1SKumar Gala #endif /* CONFIG_TSEC_ENET */ 6429490a7f1SKumar Gala 6439490a7f1SKumar Gala /* 6449490a7f1SKumar Gala * Environment 6459490a7f1SKumar Gala */ 6469a1a0aedSMingkai Hu 6479a1a0aedSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT) 6489a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) 6499a1a0aedSMingkai Hu #define CONFIG_ENV_IS_IN_NAND 1 6509a1a0aedSMingkai Hu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 6519a1a0aedSMingkai Hu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 652e40ac487SMingkai Hu #elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) 653e40ac487SMingkai Hu #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 654e40ac487SMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 655e40ac487SMingkai Hu #define CONFIG_ENV_SIZE 0x2000 6569a1a0aedSMingkai Hu #endif 6579a1a0aedSMingkai Hu #else 6585a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 6600e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 6619490a7f1SKumar Gala #else 662c57fc289SJason Jin #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 6639490a7f1SKumar Gala #endif 6640e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 6650e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 6669a1a0aedSMingkai Hu #endif 6679490a7f1SKumar Gala 6689490a7f1SKumar Gala #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 6709490a7f1SKumar Gala 6719490a7f1SKumar Gala /* 6729490a7f1SKumar Gala * Command line configuration. 6739490a7f1SKumar Gala */ 6749490a7f1SKumar Gala #include <config_cmd_default.h> 6759490a7f1SKumar Gala 6769490a7f1SKumar Gala #define CONFIG_CMD_IRQ 6779490a7f1SKumar Gala #define CONFIG_CMD_PING 6789490a7f1SKumar Gala #define CONFIG_CMD_I2C 6799490a7f1SKumar Gala #define CONFIG_CMD_MII 6809490a7f1SKumar Gala #define CONFIG_CMD_ELF 6811c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 6821c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 683199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 6849490a7f1SKumar Gala 6859490a7f1SKumar Gala #if defined(CONFIG_PCI) 6869490a7f1SKumar Gala #define CONFIG_CMD_PCI 6879490a7f1SKumar Gala #define CONFIG_CMD_NET 6889490a7f1SKumar Gala #endif 6899490a7f1SKumar Gala 6909490a7f1SKumar Gala #undef CONFIG_WATCHDOG /* watchdog disabled */ 6919490a7f1SKumar Gala 69280522dc8SAndy Fleming #define CONFIG_MMC 1 69380522dc8SAndy Fleming 69480522dc8SAndy Fleming #ifdef CONFIG_MMC 69580522dc8SAndy Fleming #define CONFIG_FSL_ESDHC 69680522dc8SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 69780522dc8SAndy Fleming #define CONFIG_CMD_MMC 69880522dc8SAndy Fleming #define CONFIG_GENERIC_MMC 69980522dc8SAndy Fleming #define CONFIG_CMD_EXT2 70080522dc8SAndy Fleming #define CONFIG_CMD_FAT 70180522dc8SAndy Fleming #define CONFIG_DOS_PARTITION 70280522dc8SAndy Fleming #endif 70380522dc8SAndy Fleming 7049490a7f1SKumar Gala /* 7059490a7f1SKumar Gala * Miscellaneous configurable options 7069490a7f1SKumar Gala */ 7076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 7089490a7f1SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 7095be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 7106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 7116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 7129490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 7136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 7149490a7f1SKumar Gala #else 7156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 7169490a7f1SKumar Gala #endif 71707355700SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 71807355700SMingkai Hu + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ 7196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 7206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 7216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 7229490a7f1SKumar Gala 7239490a7f1SKumar Gala /* 7249490a7f1SKumar Gala * For booting Linux, the board info and command line data 725a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 7269490a7f1SKumar Gala * the maximum mapped by the Linux kernel during initialization. 7279490a7f1SKumar Gala */ 728a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 729a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 7309490a7f1SKumar Gala 7319490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 7329490a7f1SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 7339490a7f1SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 7349490a7f1SKumar Gala #endif 7359490a7f1SKumar Gala 7369490a7f1SKumar Gala /* 7379490a7f1SKumar Gala * Environment Configuration 7389490a7f1SKumar Gala */ 7399490a7f1SKumar Gala 7409490a7f1SKumar Gala /* The mac addresses for all ethernet interface */ 7419490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 7429490a7f1SKumar Gala #define CONFIG_HAS_ETH0 7439490a7f1SKumar Gala #define CONFIG_ETHADDR 00:E0:0C:02:00:FD 7449490a7f1SKumar Gala #define CONFIG_HAS_ETH1 7459490a7f1SKumar Gala #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD 7469490a7f1SKumar Gala #define CONFIG_HAS_ETH2 7479490a7f1SKumar Gala #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD 7489490a7f1SKumar Gala #define CONFIG_HAS_ETH3 7499490a7f1SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD 7509490a7f1SKumar Gala #endif 7519490a7f1SKumar Gala 7529490a7f1SKumar Gala #define CONFIG_IPADDR 192.168.1.254 7539490a7f1SKumar Gala 7549490a7f1SKumar Gala #define CONFIG_HOSTNAME unknown 7559490a7f1SKumar Gala #define CONFIG_ROOTPATH /opt/nfsroot 7569490a7f1SKumar Gala #define CONFIG_BOOTFILE uImage 7579490a7f1SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 7589490a7f1SKumar Gala 7599490a7f1SKumar Gala #define CONFIG_SERVERIP 192.168.1.1 7609490a7f1SKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 7619490a7f1SKumar Gala #define CONFIG_NETMASK 255.255.255.0 7629490a7f1SKumar Gala 7639490a7f1SKumar Gala /* default location for tftp and bootm */ 7649490a7f1SKumar Gala #define CONFIG_LOADADDR 1000000 7659490a7f1SKumar Gala 7669490a7f1SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 7679490a7f1SKumar Gala #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 7689490a7f1SKumar Gala 7699490a7f1SKumar Gala #define CONFIG_BAUDRATE 115200 7709490a7f1SKumar Gala 7719490a7f1SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 7729490a7f1SKumar Gala "netdev=eth0\0" \ 7739490a7f1SKumar Gala "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 7749490a7f1SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; " \ 77514d0a02aSWolfgang Denk "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 77614d0a02aSWolfgang Denk "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 77714d0a02aSWolfgang Denk "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 77814d0a02aSWolfgang Denk "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 77914d0a02aSWolfgang Denk "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 7809490a7f1SKumar Gala "consoledev=ttyS0\0" \ 7819490a7f1SKumar Gala "ramdiskaddr=2000000\0" \ 7829490a7f1SKumar Gala "ramdiskfile=8536ds/ramdisk.uboot\0" \ 7839490a7f1SKumar Gala "fdtaddr=c00000\0" \ 7849490a7f1SKumar Gala "fdtfile=8536ds/mpc8536ds.dtb\0" \ 7854bc6eb79SVivek Mahajan "bdev=sda3\0" \ 786*68d4230cSRamneek Mehresh "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 7879490a7f1SKumar Gala 7889490a7f1SKumar Gala #define CONFIG_HDBOOT \ 7899490a7f1SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 7909490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 7919490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 7929490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 7939490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 7949490a7f1SKumar Gala 7959490a7f1SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 7969490a7f1SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 7979490a7f1SKumar Gala "nfsroot=$serverip:$rootpath " \ 7989490a7f1SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 7999490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 8009490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 8019490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 8029490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 8039490a7f1SKumar Gala 8049490a7f1SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 8059490a7f1SKumar Gala "setenv bootargs root=/dev/ram rw " \ 8069490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 8079490a7f1SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 8089490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 8099490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 8109490a7f1SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 8119490a7f1SKumar Gala 8129490a7f1SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 8139490a7f1SKumar Gala 8149490a7f1SKumar Gala #endif /* __CONFIG_H */ 815