19490a7f1SKumar Gala /* 24bc6eb79SVivek Mahajan * Copyright 2008-2009 Freescale Semiconductor, Inc. 39490a7f1SKumar Gala * 49490a7f1SKumar Gala * See file CREDITS for list of people who contributed to this 59490a7f1SKumar Gala * project. 69490a7f1SKumar Gala * 79490a7f1SKumar Gala * This program is free software; you can redistribute it and/or 89490a7f1SKumar Gala * modify it under the terms of the GNU General Public License as 99490a7f1SKumar Gala * published by the Free Software Foundation; either version 2 of 109490a7f1SKumar Gala * the License, or (at your option) any later version. 119490a7f1SKumar Gala * 129490a7f1SKumar Gala * This program is distributed in the hope that it will be useful, 139490a7f1SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 149490a7f1SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 159490a7f1SKumar Gala * GNU General Public License for more details. 169490a7f1SKumar Gala * 179490a7f1SKumar Gala * You should have received a copy of the GNU General Public License 189490a7f1SKumar Gala * along with this program; if not, write to the Free Software 199490a7f1SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 209490a7f1SKumar Gala * MA 02111-1307 USA 219490a7f1SKumar Gala */ 229490a7f1SKumar Gala 239490a7f1SKumar Gala /* 249490a7f1SKumar Gala * mpc8536ds board configuration file 259490a7f1SKumar Gala * 269490a7f1SKumar Gala */ 279490a7f1SKumar Gala #ifndef __CONFIG_H 289490a7f1SKumar Gala #define __CONFIG_H 299490a7f1SKumar Gala 300e905ac2SMingkai Hu #ifdef CONFIG_MK_36BIT 31337f9fdeSKumar Gala #define CONFIG_PHYS_64BIT 1 32337f9fdeSKumar Gala #endif 33337f9fdeSKumar Gala 349a1a0aedSMingkai Hu #ifdef CONFIG_MK_NAND 359a1a0aedSMingkai Hu #define CONFIG_NAND_U_BOOT 1 369a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_NAND 1 379a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f82000 389a1a0aedSMingkai Hu #endif 399a1a0aedSMingkai Hu 40e40ac487SMingkai Hu #ifdef CONFIG_MK_SDCARD 41e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SDCARD 1 42e40ac487SMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000 43e40ac487SMingkai Hu #endif 44e40ac487SMingkai Hu 45e40ac487SMingkai Hu #ifdef CONFIG_MK_SPIFLASH 46e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH 1 47e40ac487SMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f80000 48e40ac487SMingkai Hu #endif 49e40ac487SMingkai Hu 509490a7f1SKumar Gala /* High Level Configuration Options */ 519490a7f1SKumar Gala #define CONFIG_BOOKE 1 /* BOOKE */ 529490a7f1SKumar Gala #define CONFIG_E500 1 /* BOOKE e500 family */ 539490a7f1SKumar Gala #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 549490a7f1SKumar Gala #define CONFIG_MPC8536 1 559490a7f1SKumar Gala #define CONFIG_MPC8536DS 1 569490a7f1SKumar Gala 57c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */ 589490a7f1SKumar Gala #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 599490a7f1SKumar Gala #define CONFIG_PCI1 1 /* Enable PCI controller 1 */ 609490a7f1SKumar Gala #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 619490a7f1SKumar Gala #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 629490a7f1SKumar Gala #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 639490a7f1SKumar Gala #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 649490a7f1SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 650151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 669490a7f1SKumar Gala 679490a7f1SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 68f6155c6fSRoy Zang #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/ 699490a7f1SKumar Gala 709490a7f1SKumar Gala #define CONFIG_TSEC_ENET /* tsec ethernet support */ 719490a7f1SKumar Gala #define CONFIG_ENV_OVERWRITE 729490a7f1SKumar Gala 739490a7f1SKumar Gala #ifndef __ASSEMBLY__ 749490a7f1SKumar Gala extern unsigned long get_board_sys_clk(unsigned long dummy); 759490a7f1SKumar Gala extern unsigned long get_board_ddr_clk(unsigned long dummy); 769490a7f1SKumar Gala #endif 779490a7f1SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 78c0391111SJason Jin #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) 799490a7f1SKumar Gala #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 809490a7f1SKumar Gala #define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq 819490a7f1SKumar Gala from ICS307 instead of switches */ 829490a7f1SKumar Gala 839490a7f1SKumar Gala /* 849490a7f1SKumar Gala * These can be toggled for performance analysis, otherwise use default. 859490a7f1SKumar Gala */ 869490a7f1SKumar Gala #define CONFIG_L2_CACHE /* toggle L2 cache */ 879490a7f1SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 889490a7f1SKumar Gala 8980522dc8SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 9080522dc8SAndy Fleming 919490a7f1SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 1 929490a7f1SKumar Gala 93337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 94337f9fdeSKumar Gala #define CONFIG_ADDR_MAP 1 95337f9fdeSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 96337f9fdeSKumar Gala #endif 97337f9fdeSKumar Gala 98158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */ 99158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */ 1009490a7f1SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 1019490a7f1SKumar Gala 1029490a7f1SKumar Gala /* 1039a1a0aedSMingkai Hu * Config the L2 Cache as L2 SRAM 1049a1a0aedSMingkai Hu */ 1059a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 1069a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1079a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 1089a1a0aedSMingkai Hu #else 1099a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 1109a1a0aedSMingkai Hu #endif 1119a1a0aedSMingkai Hu #define CONFIG_SYS_L2_SIZE (512 << 10) 1129a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 1139a1a0aedSMingkai Hu 1149a1a0aedSMingkai Hu /* 1159490a7f1SKumar Gala * Base addresses -- Note these are effective addresses where the 1169490a7f1SKumar Gala * actual resources get mapped (not physical addresses) 1179490a7f1SKumar Gala */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 119337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 120337f9fdeSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */ 121337f9fdeSKumar Gala #else 12207355700SMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 123337f9fdeSKumar Gala #endif 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 1259490a7f1SKumar Gala 1269a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 1279a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 1289a1a0aedSMingkai Hu #else 1299a1a0aedSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 1309a1a0aedSMingkai Hu #endif 1319a1a0aedSMingkai Hu 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR + 0x8000) 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0xa000) 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR + 0x9000) 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR + 0xb000) 1369490a7f1SKumar Gala 1379490a7f1SKumar Gala /* DDR Setup */ 138337f9fdeSKumar Gala #define CONFIG_VERY_BIG_RAM 1399490a7f1SKumar Gala #define CONFIG_FSL_DDR2 1409490a7f1SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1419490a7f1SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 1429490a7f1SKumar Gala #define CONFIG_DDR_SPD 1439490a7f1SKumar Gala #undef CONFIG_DDR_DLL 1449490a7f1SKumar Gala 1459b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1469490a7f1SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1479490a7f1SKumar Gala 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1509490a7f1SKumar Gala 1519490a7f1SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 1529490a7f1SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1539490a7f1SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 1549490a7f1SKumar Gala 1559490a7f1SKumar Gala /* I2C addresses of SPD EEPROMs */ 1569490a7f1SKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM 1 1589490a7f1SKumar Gala 1599490a7f1SKumar Gala /* These are used when DDR doesn't use SPD. */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06180100 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400010 1769490a7f1SKumar Gala 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x00010000 1809490a7f1SKumar Gala 1819490a7f1SKumar Gala /* Make sure required options are set */ 1829490a7f1SKumar Gala #ifndef CONFIG_SPD_EEPROM 1839490a7f1SKumar Gala #error ("CONFIG_SPD_EEPROM is required") 1849490a7f1SKumar Gala #endif 1859490a7f1SKumar Gala 1869490a7f1SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ 1879490a7f1SKumar Gala 1889490a7f1SKumar Gala 1899490a7f1SKumar Gala /* 1909490a7f1SKumar Gala * Memory map -- xxx -this is wrong, needs updating 1919490a7f1SKumar Gala * 1929490a7f1SKumar Gala * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 1939490a7f1SKumar Gala * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 1949490a7f1SKumar Gala * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 1959490a7f1SKumar Gala * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 1969490a7f1SKumar Gala * 1979490a7f1SKumar Gala * Localbus cacheable (TBD) 1989490a7f1SKumar Gala * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 1999490a7f1SKumar Gala * 2009490a7f1SKumar Gala * Localbus non-cacheable 201c57fc289SJason Jin * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable 2029490a7f1SKumar Gala * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 203c57fc289SJason Jin * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 2049490a7f1SKumar Gala * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 2059490a7f1SKumar Gala * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 2069490a7f1SKumar Gala * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 2079490a7f1SKumar Gala */ 2089490a7f1SKumar Gala 2099490a7f1SKumar Gala /* 2109490a7f1SKumar Gala * Local Bus Definitions 2119490a7f1SKumar Gala */ 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 213337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 214337f9fdeSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 215337f9fdeSKumar Gala #else 216c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 217337f9fdeSKumar Gala #endif 2189490a7f1SKumar Gala 2199a1a0aedSMingkai Hu #define CONFIG_FLASH_BR_PRELIM \ 22007355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \ 22107355700SMingkai Hu | BR_PS_16 | BR_V) 2229a1a0aedSMingkai Hu #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 2239490a7f1SKumar Gala 22407355700SMingkai Hu #define CONFIG_SYS_BR1_PRELIM \ 22507355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 22607355700SMingkai Hu | BR_PS_16 | BR_V) 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 2289490a7f1SKumar Gala 22907355700SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \ 23007355700SMingkai Hu CONFIG_SYS_FLASH_BASE_PHYS } 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 2329490a7f1SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 2339490a7f1SKumar Gala 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2399490a7f1SKumar Gala 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 2419490a7f1SKumar Gala 242e40ac487SMingkai Hu #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) \ 243e40ac487SMingkai Hu || defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) 2449a1a0aedSMingkai Hu #define CONFIG_SYS_RAMBOOT 2459a1a0aedSMingkai Hu #else 2469a1a0aedSMingkai Hu #undef CONFIG_SYS_RAMBOOT 2479a1a0aedSMingkai Hu #endif 2489a1a0aedSMingkai Hu 2499490a7f1SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 2539490a7f1SKumar Gala 2549490a7f1SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 2559490a7f1SKumar Gala 2569490a7f1SKumar Gala #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 2579490a7f1SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 258337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 259337f9fdeSKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 260337f9fdeSKumar Gala #else 26152b565f5SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 262337f9fdeSKumar Gala #endif 2639490a7f1SKumar Gala 26452b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 2669490a7f1SKumar Gala 2679490a7f1SKumar Gala #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 2689490a7f1SKumar Gala #define PIXIS_VER 0x1 /* Board version at offset 1 */ 2699490a7f1SKumar Gala #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 2709490a7f1SKumar Gala #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 2719490a7f1SKumar Gala #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 2729490a7f1SKumar Gala #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 2739490a7f1SKumar Gala #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 2749490a7f1SKumar Gala #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 2759490a7f1SKumar Gala #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 2769490a7f1SKumar Gala #define PIXIS_VCTL 0x10 /* VELA Control Register */ 2779490a7f1SKumar Gala #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 2789490a7f1SKumar Gala #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 2799490a7f1SKumar Gala #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 2809490a7f1SKumar Gala #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 2819490a7f1SKumar Gala #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2826bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */ 2836bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 2846bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */ 2856bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */ 2866bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */ 2876bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */ 2886bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */ 2899490a7f1SKumar Gala #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 2909490a7f1SKumar Gala #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 2919490a7f1SKumar Gala #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 2929490a7f1SKumar Gala #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */ 2939490a7f1SKumar Gala #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */ 2949490a7f1SKumar Gala #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */ 2959490a7f1SKumar Gala #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */ 2969490a7f1SKumar Gala #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */ 2979490a7f1SKumar Gala #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */ 2989490a7f1SKumar Gala #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 2999490a7f1SKumar Gala #define PIXIS_LED 0x25 /* LED Register */ 3009490a7f1SKumar Gala 3019a1a0aedSMingkai Hu #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */ 3029a1a0aedSMingkai Hu 3039490a7f1SKumar Gala /* old pixis referenced names */ 3049490a7f1SKumar Gala #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 3059490a7f1SKumar Gala #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0 3079490a7f1SKumar Gala 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */ 3119490a7f1SKumar Gala 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 31307355700SMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET \ 31407355700SMingkai Hu (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 3169490a7f1SKumar Gala 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 3199490a7f1SKumar Gala 3209a1a0aedSMingkai Hu #ifndef CONFIG_NAND_SPL 321c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE 0xffa00000 322337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 323337f9fdeSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 324337f9fdeSKumar Gala #else 325c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 326337f9fdeSKumar Gala #endif 3279a1a0aedSMingkai Hu #else 3289a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE 0xfff00000 3299a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3309a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 3319a1a0aedSMingkai Hu #else 3329a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 3339a1a0aedSMingkai Hu #endif 3349a1a0aedSMingkai Hu #endif 335c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 336c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x40000, \ 337c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x80000, \ 338c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0xC0000} 339c57fc289SJason Jin #define CONFIG_SYS_MAX_NAND_DEVICE 4 340c57fc289SJason Jin #define CONFIG_MTD_NAND_VERIFY_WRITE 341c57fc289SJason Jin #define CONFIG_CMD_NAND 1 342c57fc289SJason Jin #define CONFIG_NAND_FSL_ELBC 1 343c57fc289SJason Jin #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 344c57fc289SJason Jin 3459a1a0aedSMingkai Hu /* NAND boot: 4K NAND loader config */ 3469a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 3479a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 3489a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 3499a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_START \ 3509a1a0aedSMingkai Hu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 3519a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 3529a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 3539a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 3549a1a0aedSMingkai Hu 355c57fc289SJason Jin /* NAND flash config */ 35607355700SMingkai Hu #define CONFIG_NAND_BR_PRELIM \ 35707355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 358c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 359c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 360c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 361c57fc289SJason Jin | BR_V) /* valid */ 362c57fc289SJason Jin #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 363c57fc289SJason Jin | OR_FCM_PGS /* Large Page*/ \ 364c57fc289SJason Jin | OR_FCM_CSCT \ 365c57fc289SJason Jin | OR_FCM_CST \ 366c57fc289SJason Jin | OR_FCM_CHT \ 367c57fc289SJason Jin | OR_FCM_SCY_1 \ 368c57fc289SJason Jin | OR_FCM_TRLX \ 369c57fc289SJason Jin | OR_FCM_EHTR) 370c57fc289SJason Jin 3719a1a0aedSMingkai Hu #ifdef CONFIG_RAMBOOT_NAND 3729a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 3739a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 3749a1a0aedSMingkai Hu #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3759a1a0aedSMingkai Hu #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 3769a1a0aedSMingkai Hu #else 3779a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3789a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 379c57fc289SJason Jin #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 380c57fc289SJason Jin #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 3819a1a0aedSMingkai Hu #endif 382c57fc289SJason Jin 38307355700SMingkai Hu #define CONFIG_SYS_BR4_PRELIM \ 38407355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \ 385c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 386c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 387c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 388c57fc289SJason Jin | BR_V) /* valid */ 389c57fc289SJason Jin #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 39007355700SMingkai Hu #define CONFIG_SYS_BR5_PRELIM \ 39107355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \ 392c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 393c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 394c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 395c57fc289SJason Jin | BR_V) /* valid */ 396c57fc289SJason Jin #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 397c57fc289SJason Jin 39807355700SMingkai Hu #define CONFIG_SYS_BR6_PRELIM \ 39907355700SMingkai Hu (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \ 400c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 401c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 402c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 403c57fc289SJason Jin | BR_V) /* valid */ 404c57fc289SJason Jin #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 405c57fc289SJason Jin 4069490a7f1SKumar Gala /* Serial Port - controlled on board with jumper J8 4079490a7f1SKumar Gala * open - index 2 4089490a7f1SKumar Gala * shorted - index 1 4099490a7f1SKumar Gala */ 4109490a7f1SKumar Gala #define CONFIG_CONS_INDEX 1 4119490a7f1SKumar Gala #undef CONFIG_SERIAL_SOFTWARE_FIFO 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 41693341909SKumar Gala #ifdef CONFIG_NAND_SPL 41793341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 41893341909SKumar Gala #endif 4199490a7f1SKumar Gala 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 4219490a7f1SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 4229490a7f1SKumar Gala 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 4259490a7f1SKumar Gala 4269490a7f1SKumar Gala /* Use the HUSH parser */ 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 4309490a7f1SKumar Gala #endif 4319490a7f1SKumar Gala 4329490a7f1SKumar Gala /* 4339490a7f1SKumar Gala * Pass open firmware flat tree 4349490a7f1SKumar Gala */ 4359490a7f1SKumar Gala #define CONFIG_OF_LIBFDT 1 4369490a7f1SKumar Gala #define CONFIG_OF_BOARD_SETUP 1 4379490a7f1SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 4389490a7f1SKumar Gala 4399490a7f1SKumar Gala /* 4409490a7f1SKumar Gala * I2C 4419490a7f1SKumar Gala */ 4429490a7f1SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 4439490a7f1SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 4449490a7f1SKumar Gala #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 4459490a7f1SKumar Gala #define CONFIG_I2C_MULTI_BUS 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */ 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 4519490a7f1SKumar Gala 4529490a7f1SKumar Gala /* 4539490a7f1SKumar Gala * I2C2 EEPROM 4549490a7f1SKumar Gala */ 45532628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 45632628c50SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ID_EEPROM 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 4589490a7f1SKumar Gala #endif 4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM 1 4629490a7f1SKumar Gala 4639490a7f1SKumar Gala /* 4649490a7f1SKumar Gala * General PCI 4659490a7f1SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 4669490a7f1SKumar Gala */ 4679490a7f1SKumar Gala 4685af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 469337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 470337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000 471337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 472337f9fdeSKumar Gala #else 47310795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 4745af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 475337f9fdeSKumar Gala #endif 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 477aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000 4785f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 479337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 480337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull 481337f9fdeSKumar Gala #else 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000 483337f9fdeSKumar Gala #endif 4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 4859490a7f1SKumar Gala 4869490a7f1SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */ 4875af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 488337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 489337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000 490337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull 491337f9fdeSKumar Gala #else 49210795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 4935af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 494337f9fdeSKumar Gala #endif 4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */ 496aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000 4975f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 498337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 499337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull 500337f9fdeSKumar Gala #else 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000 502337f9fdeSKumar Gala #endif 5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 5049490a7f1SKumar Gala 5059490a7f1SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 5065af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000 507337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 508337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000 509337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull 510337f9fdeSKumar Gala #else 51110795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000 5125af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000 513337f9fdeSKumar Gala #endif 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */ 515aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000 5165f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 517337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 518337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull 519337f9fdeSKumar Gala #else 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000 521337f9fdeSKumar Gala #endif 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 5239490a7f1SKumar Gala 5249490a7f1SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 5255af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 526337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 527337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 528337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 529337f9fdeSKumar Gala #else 53010795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 5315af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 532337f9fdeSKumar Gala #endif 5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 534aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000 5355f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 536337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 537337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull 538337f9fdeSKumar Gala #else 5396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000 540337f9fdeSKumar Gala #endif 5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 5429490a7f1SKumar Gala 5439490a7f1SKumar Gala #if defined(CONFIG_PCI) 5449490a7f1SKumar Gala 5459490a7f1SKumar Gala #define CONFIG_NET_MULTI 5469490a7f1SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 5479490a7f1SKumar Gala 5489490a7f1SKumar Gala /*PCIE video card used*/ 549aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT 5509490a7f1SKumar Gala 5519490a7f1SKumar Gala /*PCI video card used*/ 552aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 5539490a7f1SKumar Gala 5549490a7f1SKumar Gala /* video */ 5559490a7f1SKumar Gala #define CONFIG_VIDEO 5569490a7f1SKumar Gala 5579490a7f1SKumar Gala #if defined(CONFIG_VIDEO) 5589490a7f1SKumar Gala #define CONFIG_BIOSEMU 5599490a7f1SKumar Gala #define CONFIG_CFB_CONSOLE 5609490a7f1SKumar Gala #define CONFIG_VIDEO_SW_CURSOR 5619490a7f1SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 5629490a7f1SKumar Gala #define CONFIG_ATI_RADEON_FB 5639490a7f1SKumar Gala #define CONFIG_VIDEO_LOGO 5649490a7f1SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/ 565aca5f018SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT 5669490a7f1SKumar Gala #endif 5679490a7f1SKumar Gala 5689490a7f1SKumar Gala #undef CONFIG_EEPRO100 5699490a7f1SKumar Gala #undef CONFIG_TULIP 5709490a7f1SKumar Gala #undef CONFIG_RTL8139 5719490a7f1SKumar Gala 5729490a7f1SKumar Gala #ifndef CONFIG_PCI_PNP 5735f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 5745f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 5759490a7f1SKumar Gala #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 5769490a7f1SKumar Gala #endif 5779490a7f1SKumar Gala 5789490a7f1SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5799490a7f1SKumar Gala 5809490a7f1SKumar Gala #endif /* CONFIG_PCI */ 5819490a7f1SKumar Gala 5829490a7f1SKumar Gala /* SATA */ 5839490a7f1SKumar Gala #define CONFIG_LIBATA 5849490a7f1SKumar Gala #define CONFIG_FSL_SATA 5859490a7f1SKumar Gala 5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 5879490a7f1SKumar Gala #define CONFIG_SATA1 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 5909490a7f1SKumar Gala #define CONFIG_SATA2 5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 5939490a7f1SKumar Gala 5949490a7f1SKumar Gala #ifdef CONFIG_FSL_SATA 5959490a7f1SKumar Gala #define CONFIG_LBA48 5969490a7f1SKumar Gala #define CONFIG_CMD_SATA 5979490a7f1SKumar Gala #define CONFIG_DOS_PARTITION 5989490a7f1SKumar Gala #define CONFIG_CMD_EXT2 5999490a7f1SKumar Gala #endif 6009490a7f1SKumar Gala 6019490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 6029490a7f1SKumar Gala 6039490a7f1SKumar Gala #ifndef CONFIG_NET_MULTI 6049490a7f1SKumar Gala #define CONFIG_NET_MULTI 1 6059490a7f1SKumar Gala #endif 6069490a7f1SKumar Gala 6079490a7f1SKumar Gala #define CONFIG_MII 1 /* MII PHY management */ 6089490a7f1SKumar Gala #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 6099490a7f1SKumar Gala #define CONFIG_TSEC1 1 6109490a7f1SKumar Gala #define CONFIG_TSEC1_NAME "eTSEC1" 6119490a7f1SKumar Gala #define CONFIG_TSEC3 1 6129490a7f1SKumar Gala #define CONFIG_TSEC3_NAME "eTSEC3" 6139490a7f1SKumar Gala 6142e26d837SJason Jin #define CONFIG_FSL_SGMII_RISER 1 6152e26d837SJason Jin #define SGMII_RISER_PHY_OFFSET 0x1c 6162e26d837SJason Jin 6179490a7f1SKumar Gala #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */ 6189490a7f1SKumar Gala #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */ 6199490a7f1SKumar Gala 6209490a7f1SKumar Gala #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 6219490a7f1SKumar Gala #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 6229490a7f1SKumar Gala 6239490a7f1SKumar Gala #define TSEC1_PHYIDX 0 6249490a7f1SKumar Gala #define TSEC3_PHYIDX 0 6259490a7f1SKumar Gala 6269490a7f1SKumar Gala #define CONFIG_ETHPRIME "eTSEC1" 6279490a7f1SKumar Gala 6289490a7f1SKumar Gala #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 6299490a7f1SKumar Gala 6309490a7f1SKumar Gala #endif /* CONFIG_TSEC_ENET */ 6319490a7f1SKumar Gala 6329490a7f1SKumar Gala /* 6339490a7f1SKumar Gala * Environment 6349490a7f1SKumar Gala */ 6359a1a0aedSMingkai Hu 6369a1a0aedSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT) 6379a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) 6389a1a0aedSMingkai Hu #define CONFIG_ENV_IS_IN_NAND 1 6399a1a0aedSMingkai Hu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 6409a1a0aedSMingkai Hu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 641e40ac487SMingkai Hu #elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) 642e40ac487SMingkai Hu #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 643e40ac487SMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 644e40ac487SMingkai Hu #define CONFIG_ENV_SIZE 0x2000 6459a1a0aedSMingkai Hu #endif 6469a1a0aedSMingkai Hu #else 6475a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 6490e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 6509490a7f1SKumar Gala #else 651c57fc289SJason Jin #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 6529490a7f1SKumar Gala #endif 6530e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 6540e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 6559a1a0aedSMingkai Hu #endif 6569490a7f1SKumar Gala 6579490a7f1SKumar Gala #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 6599490a7f1SKumar Gala 6609490a7f1SKumar Gala /* 6619490a7f1SKumar Gala * Command line configuration. 6629490a7f1SKumar Gala */ 6639490a7f1SKumar Gala #include <config_cmd_default.h> 6649490a7f1SKumar Gala 6659490a7f1SKumar Gala #define CONFIG_CMD_IRQ 6669490a7f1SKumar Gala #define CONFIG_CMD_PING 6679490a7f1SKumar Gala #define CONFIG_CMD_I2C 6689490a7f1SKumar Gala #define CONFIG_CMD_MII 6699490a7f1SKumar Gala #define CONFIG_CMD_ELF 6701c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 6711c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 672*199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 6739490a7f1SKumar Gala 6749490a7f1SKumar Gala #if defined(CONFIG_PCI) 6759490a7f1SKumar Gala #define CONFIG_CMD_PCI 6769490a7f1SKumar Gala #define CONFIG_CMD_NET 6779490a7f1SKumar Gala #endif 6789490a7f1SKumar Gala 6799490a7f1SKumar Gala #undef CONFIG_WATCHDOG /* watchdog disabled */ 6809490a7f1SKumar Gala 68180522dc8SAndy Fleming #define CONFIG_MMC 1 68280522dc8SAndy Fleming 68380522dc8SAndy Fleming #ifdef CONFIG_MMC 68480522dc8SAndy Fleming #define CONFIG_FSL_ESDHC 68580522dc8SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 68680522dc8SAndy Fleming #define CONFIG_CMD_MMC 68780522dc8SAndy Fleming #define CONFIG_GENERIC_MMC 68880522dc8SAndy Fleming #define CONFIG_CMD_EXT2 68980522dc8SAndy Fleming #define CONFIG_CMD_FAT 69080522dc8SAndy Fleming #define CONFIG_DOS_PARTITION 69180522dc8SAndy Fleming #endif 69280522dc8SAndy Fleming 6939490a7f1SKumar Gala /* 6949490a7f1SKumar Gala * Miscellaneous configurable options 6959490a7f1SKumar Gala */ 6966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 6979490a7f1SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 6996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 7009490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 7016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 7029490a7f1SKumar Gala #else 7036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 7049490a7f1SKumar Gala #endif 70507355700SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 70607355700SMingkai Hu + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ 7076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 7086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 7096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 7109490a7f1SKumar Gala 7119490a7f1SKumar Gala /* 7129490a7f1SKumar Gala * For booting Linux, the board info and command line data 71389188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 7149490a7f1SKumar Gala * the maximum mapped by the Linux kernel during initialization. 7159490a7f1SKumar Gala */ 71689188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */ 7179490a7f1SKumar Gala 7189490a7f1SKumar Gala /* 7199490a7f1SKumar Gala * Internal Definitions 7209490a7f1SKumar Gala * 7219490a7f1SKumar Gala * Boot Flags 7229490a7f1SKumar Gala */ 7239490a7f1SKumar Gala #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 7249490a7f1SKumar Gala #define BOOTFLAG_WARM 0x02 /* Software reboot */ 7259490a7f1SKumar Gala 7269490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 7279490a7f1SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 7289490a7f1SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 7299490a7f1SKumar Gala #endif 7309490a7f1SKumar Gala 7319490a7f1SKumar Gala /* 7329490a7f1SKumar Gala * Environment Configuration 7339490a7f1SKumar Gala */ 7349490a7f1SKumar Gala 7359490a7f1SKumar Gala /* The mac addresses for all ethernet interface */ 7369490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 7379490a7f1SKumar Gala #define CONFIG_HAS_ETH0 7389490a7f1SKumar Gala #define CONFIG_ETHADDR 00:E0:0C:02:00:FD 7399490a7f1SKumar Gala #define CONFIG_HAS_ETH1 7409490a7f1SKumar Gala #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD 7419490a7f1SKumar Gala #define CONFIG_HAS_ETH2 7429490a7f1SKumar Gala #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD 7439490a7f1SKumar Gala #define CONFIG_HAS_ETH3 7449490a7f1SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD 7459490a7f1SKumar Gala #endif 7469490a7f1SKumar Gala 7479490a7f1SKumar Gala #define CONFIG_IPADDR 192.168.1.254 7489490a7f1SKumar Gala 7499490a7f1SKumar Gala #define CONFIG_HOSTNAME unknown 7509490a7f1SKumar Gala #define CONFIG_ROOTPATH /opt/nfsroot 7519490a7f1SKumar Gala #define CONFIG_BOOTFILE uImage 7529490a7f1SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 7539490a7f1SKumar Gala 7549490a7f1SKumar Gala #define CONFIG_SERVERIP 192.168.1.1 7559490a7f1SKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 7569490a7f1SKumar Gala #define CONFIG_NETMASK 255.255.255.0 7579490a7f1SKumar Gala 7589490a7f1SKumar Gala /* default location for tftp and bootm */ 7599490a7f1SKumar Gala #define CONFIG_LOADADDR 1000000 7609490a7f1SKumar Gala 7619490a7f1SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 7629490a7f1SKumar Gala #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 7639490a7f1SKumar Gala 7649490a7f1SKumar Gala #define CONFIG_BAUDRATE 115200 7659490a7f1SKumar Gala 7669490a7f1SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 7679490a7f1SKumar Gala "netdev=eth0\0" \ 7689490a7f1SKumar Gala "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 7699490a7f1SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; " \ 7709490a7f1SKumar Gala "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 7719490a7f1SKumar Gala "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 7729490a7f1SKumar Gala "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 7739490a7f1SKumar Gala "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 7749490a7f1SKumar Gala "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 7759490a7f1SKumar Gala "consoledev=ttyS0\0" \ 7769490a7f1SKumar Gala "ramdiskaddr=2000000\0" \ 7779490a7f1SKumar Gala "ramdiskfile=8536ds/ramdisk.uboot\0" \ 7789490a7f1SKumar Gala "fdtaddr=c00000\0" \ 7799490a7f1SKumar Gala "fdtfile=8536ds/mpc8536ds.dtb\0" \ 7804bc6eb79SVivek Mahajan "bdev=sda3\0" \ 7814bc6eb79SVivek Mahajan "usb_phy_type=ulpi\0" 7829490a7f1SKumar Gala 7839490a7f1SKumar Gala #define CONFIG_HDBOOT \ 7849490a7f1SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 7859490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 7869490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 7879490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 7889490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 7899490a7f1SKumar Gala 7909490a7f1SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 7919490a7f1SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 7929490a7f1SKumar Gala "nfsroot=$serverip:$rootpath " \ 7939490a7f1SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 7949490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 7959490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 7969490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 7979490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 7989490a7f1SKumar Gala 7999490a7f1SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 8009490a7f1SKumar Gala "setenv bootargs root=/dev/ram rw " \ 8019490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 8029490a7f1SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 8039490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 8049490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 8059490a7f1SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 8069490a7f1SKumar Gala 8079490a7f1SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 8089490a7f1SKumar Gala 8099490a7f1SKumar Gala #endif /* __CONFIG_H */ 810