19490a7f1SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc. 39490a7f1SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 59490a7f1SKumar Gala */ 69490a7f1SKumar Gala 79490a7f1SKumar Gala /* 89490a7f1SKumar Gala * mpc8536ds board configuration file 99490a7f1SKumar Gala * 109490a7f1SKumar Gala */ 119490a7f1SKumar Gala #ifndef __CONFIG_H 129490a7f1SKumar Gala #define __CONFIG_H 139490a7f1SKumar Gala 14*15672c6dSYork Sun #define CONFIG_SYS_GENERIC_BOARD 15*15672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO 16c7e1a43dSKumar Gala #include "../board/freescale/common/ics307_clk.h" 17c7e1a43dSKumar Gala 18d24f2d32SWolfgang Denk #ifdef CONFIG_36BIT 19337f9fdeSKumar Gala #define CONFIG_PHYS_64BIT 1 20337f9fdeSKumar Gala #endif 21337f9fdeSKumar Gala 22d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 239a1a0aedSMingkai Hu #define CONFIG_NAND_U_BOOT 1 249a1a0aedSMingkai Hu #define CONFIG_RAMBOOT_NAND 1 2596196a1fSHaiying Wang #ifdef CONFIG_NAND_SPL 2696196a1fSHaiying Wang #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 2796196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 2896196a1fSHaiying Wang #else 294a377552SMasahiro Yamada #define CONFIG_SYS_LDSCRIPT $(CPUDIR)/u-boot-nand.lds 302ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f82000 3196196a1fSHaiying Wang #endif /* CONFIG_NAND_SPL */ 329a1a0aedSMingkai Hu #endif 339a1a0aedSMingkai Hu 34d24f2d32SWolfgang Denk #ifdef CONFIG_SDCARD 35e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SDCARD 1 36e2c9bc5eSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE 0xf8f40000 377a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 38e40ac487SMingkai Hu #endif 39e40ac487SMingkai Hu 40d24f2d32SWolfgang Denk #ifdef CONFIG_SPIFLASH 41e40ac487SMingkai Hu #define CONFIG_RAMBOOT_SPIFLASH 1 42e2c9bc5eSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE 0xf8f40000 437a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 442ae18241SWolfgang Denk #endif 452ae18241SWolfgang Denk 462ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 47c6e8f49aSHaijun.Zhang #define CONFIG_SYS_TEXT_BASE 0xeff40000 48e40ac487SMingkai Hu #endif 49e40ac487SMingkai Hu 507a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 517a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 527a577fdaSKumar Gala #endif 537a577fdaSKumar Gala 5496196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE 5596196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 5696196a1fSHaiying Wang #endif 5796196a1fSHaiying Wang 589490a7f1SKumar Gala /* High Level Configuration Options */ 599490a7f1SKumar Gala #define CONFIG_BOOKE 1 /* BOOKE */ 609490a7f1SKumar Gala #define CONFIG_E500 1 /* BOOKE e500 family */ 619490a7f1SKumar Gala #define CONFIG_MPC8536 1 629490a7f1SKumar Gala #define CONFIG_MPC8536DS 1 639490a7f1SKumar Gala 64c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */ 65ae2044d8SXie Xiaobo #define CONFIG_SPI_FLASH 1 /* Has SPI Flash */ 669490a7f1SKumar Gala #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 679490a7f1SKumar Gala #define CONFIG_PCI1 1 /* Enable PCI controller 1 */ 689490a7f1SKumar Gala #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 699490a7f1SKumar Gala #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 709490a7f1SKumar Gala #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 719490a7f1SKumar Gala #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 72842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 739490a7f1SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 740151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 759490a7f1SKumar Gala 769490a7f1SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 77f6155c6fSRoy Zang #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/ 789490a7f1SKumar Gala 799490a7f1SKumar Gala #define CONFIG_TSEC_ENET /* tsec ethernet support */ 809490a7f1SKumar Gala #define CONFIG_ENV_OVERWRITE 819490a7f1SKumar Gala 82c7e1a43dSKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 83c7e1a43dSKumar Gala #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 849490a7f1SKumar Gala #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 859490a7f1SKumar Gala 869490a7f1SKumar Gala /* 879490a7f1SKumar Gala * These can be toggled for performance analysis, otherwise use default. 889490a7f1SKumar Gala */ 899490a7f1SKumar Gala #define CONFIG_L2_CACHE /* toggle L2 cache */ 909490a7f1SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 919490a7f1SKumar Gala 9280522dc8SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 9380522dc8SAndy Fleming 949490a7f1SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 1 959490a7f1SKumar Gala 96337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 97337f9fdeSKumar Gala #define CONFIG_ADDR_MAP 1 98337f9fdeSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 99337f9fdeSKumar Gala #endif 100337f9fdeSKumar Gala 101158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */ 102158c6724SFelix Radensky #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */ 1039490a7f1SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 1049490a7f1SKumar Gala 1059490a7f1SKumar Gala /* 1069a1a0aedSMingkai Hu * Config the L2 Cache as L2 SRAM 1079a1a0aedSMingkai Hu */ 1089a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 1099a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1109a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 1119a1a0aedSMingkai Hu #else 1129a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 1139a1a0aedSMingkai Hu #endif 1149a1a0aedSMingkai Hu #define CONFIG_SYS_L2_SIZE (512 << 10) 1159a1a0aedSMingkai Hu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 1169a1a0aedSMingkai Hu 117e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xffe00000 118e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 1199490a7f1SKumar Gala 1208d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL) 121e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 1229a1a0aedSMingkai Hu #endif 1239a1a0aedSMingkai Hu 1249490a7f1SKumar Gala /* DDR Setup */ 125337f9fdeSKumar Gala #define CONFIG_VERY_BIG_RAM 1265614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2 1279490a7f1SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1289490a7f1SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 1299490a7f1SKumar Gala #define CONFIG_DDR_SPD 1309490a7f1SKumar Gala 1319b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1329490a7f1SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1339490a7f1SKumar Gala 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1369490a7f1SKumar Gala 1379490a7f1SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 1389490a7f1SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1399490a7f1SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 1409490a7f1SKumar Gala 1419490a7f1SKumar Gala /* I2C addresses of SPD EEPROMs */ 1429490a7f1SKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM 1 1449490a7f1SKumar Gala 1459490a7f1SKumar Gala /* These are used when DDR doesn't use SPD. */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06180100 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400010 1629490a7f1SKumar Gala 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x00010000 1669490a7f1SKumar Gala 1679490a7f1SKumar Gala /* Make sure required options are set */ 1689490a7f1SKumar Gala #ifndef CONFIG_SPD_EEPROM 1699490a7f1SKumar Gala #error ("CONFIG_SPD_EEPROM is required") 1709490a7f1SKumar Gala #endif 1719490a7f1SKumar Gala 1729490a7f1SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ 1739490a7f1SKumar Gala 1749490a7f1SKumar Gala 1759490a7f1SKumar Gala /* 1769490a7f1SKumar Gala * Memory map -- xxx -this is wrong, needs updating 1779490a7f1SKumar Gala * 1789490a7f1SKumar Gala * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 1799490a7f1SKumar Gala * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 1809490a7f1SKumar Gala * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 1819490a7f1SKumar Gala * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 1829490a7f1SKumar Gala * 1839490a7f1SKumar Gala * Localbus cacheable (TBD) 1849490a7f1SKumar Gala * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 1859490a7f1SKumar Gala * 1869490a7f1SKumar Gala * Localbus non-cacheable 187c57fc289SJason Jin * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable 1889490a7f1SKumar Gala * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 189c57fc289SJason Jin * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 1909490a7f1SKumar Gala * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 1919490a7f1SKumar Gala * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 1929490a7f1SKumar Gala * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 1939490a7f1SKumar Gala */ 1949490a7f1SKumar Gala 1959490a7f1SKumar Gala /* 1969490a7f1SKumar Gala * Local Bus Definitions 1979490a7f1SKumar Gala */ 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 199337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 200337f9fdeSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 201337f9fdeSKumar Gala #else 202c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 203337f9fdeSKumar Gala #endif 2049490a7f1SKumar Gala 2059a1a0aedSMingkai Hu #define CONFIG_FLASH_BR_PRELIM \ 2067ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V) 2079a1a0aedSMingkai Hu #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 2089490a7f1SKumar Gala 20907355700SMingkai Hu #define CONFIG_SYS_BR1_PRELIM \ 21007355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 21107355700SMingkai Hu | BR_PS_16 | BR_V) 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 2139490a7f1SKumar Gala 21407355700SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \ 21507355700SMingkai Hu CONFIG_SYS_FLASH_BASE_PHYS } 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 2179490a7f1SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 2189490a7f1SKumar Gala 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2249490a7f1SKumar Gala 225a55bb834SKumar Gala #if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \ 226a55bb834SKumar Gala defined(CONFIG_RAMBOOT_SPIFLASH) 2279a1a0aedSMingkai Hu #define CONFIG_SYS_RAMBOOT 228a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC 2299a1a0aedSMingkai Hu #else 2309a1a0aedSMingkai Hu #undef CONFIG_SYS_RAMBOOT 2319a1a0aedSMingkai Hu #endif 2329a1a0aedSMingkai Hu 2339490a7f1SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 2379490a7f1SKumar Gala 2389490a7f1SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 2399490a7f1SKumar Gala 24068d4230cSRamneek Mehresh #define CONFIG_HWCONFIG /* enable hwconfig */ 2419490a7f1SKumar Gala #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 2429490a7f1SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 243337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 244337f9fdeSKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 245337f9fdeSKumar Gala #else 24652b565f5SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 247337f9fdeSKumar Gala #endif 2489490a7f1SKumar Gala 24952b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 2519490a7f1SKumar Gala 2529490a7f1SKumar Gala #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 2539490a7f1SKumar Gala #define PIXIS_VER 0x1 /* Board version at offset 1 */ 2549490a7f1SKumar Gala #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 2559490a7f1SKumar Gala #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 2569490a7f1SKumar Gala #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 2579490a7f1SKumar Gala #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 2589490a7f1SKumar Gala #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 2599490a7f1SKumar Gala #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 2609490a7f1SKumar Gala #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 2619490a7f1SKumar Gala #define PIXIS_VCTL 0x10 /* VELA Control Register */ 2629490a7f1SKumar Gala #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 2639490a7f1SKumar Gala #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 2649490a7f1SKumar Gala #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 2659490a7f1SKumar Gala #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 2669490a7f1SKumar Gala #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2676bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */ 2686bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 2696bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */ 2706bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */ 2716bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */ 2726bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */ 2736bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */ 2749490a7f1SKumar Gala #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 2759490a7f1SKumar Gala #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 2769490a7f1SKumar Gala #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 2779490a7f1SKumar Gala #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */ 2789490a7f1SKumar Gala #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */ 2799490a7f1SKumar Gala #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */ 2809490a7f1SKumar Gala #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */ 2819490a7f1SKumar Gala #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */ 2829490a7f1SKumar Gala #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */ 2839490a7f1SKumar Gala #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 2849490a7f1SKumar Gala #define PIXIS_LED 0x25 /* LED Register */ 2859490a7f1SKumar Gala 2869a1a0aedSMingkai Hu #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */ 2879a1a0aedSMingkai Hu 2889490a7f1SKumar Gala /* old pixis referenced names */ 2899490a7f1SKumar Gala #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 2909490a7f1SKumar Gala #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 291509e19caSMatthew McClintock #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e 2929490a7f1SKumar Gala 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 295553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 2969490a7f1SKumar Gala 29707355700SMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET \ 29825ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 3009490a7f1SKumar Gala 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 3039490a7f1SKumar Gala 3049a1a0aedSMingkai Hu #ifndef CONFIG_NAND_SPL 305c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE 0xffa00000 306337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 307337f9fdeSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 308337f9fdeSKumar Gala #else 309c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 310337f9fdeSKumar Gala #endif 3119a1a0aedSMingkai Hu #else 3129a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE 0xfff00000 3139a1a0aedSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3149a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 3159a1a0aedSMingkai Hu #else 3169a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 3179a1a0aedSMingkai Hu #endif 3189a1a0aedSMingkai Hu #endif 319c57fc289SJason Jin #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 320c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x40000, \ 321c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0x80000, \ 322c57fc289SJason Jin CONFIG_SYS_NAND_BASE + 0xC0000} 323c57fc289SJason Jin #define CONFIG_SYS_MAX_NAND_DEVICE 4 324c57fc289SJason Jin #define CONFIG_MTD_NAND_VERIFY_WRITE 325c57fc289SJason Jin #define CONFIG_CMD_NAND 1 326c57fc289SJason Jin #define CONFIG_NAND_FSL_ELBC 1 327c57fc289SJason Jin #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 328c57fc289SJason Jin 3299a1a0aedSMingkai Hu /* NAND boot: 4K NAND loader config */ 3309a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 331c6e8f49aSHaijun.Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 3329a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 3339a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_START \ 3349a1a0aedSMingkai Hu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 3359a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 3369a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 3379a1a0aedSMingkai Hu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 3389a1a0aedSMingkai Hu 339c57fc289SJason Jin /* NAND flash config */ 340a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM \ 34107355700SMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 342c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 343c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 344c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 345c57fc289SJason Jin | BR_V) /* valid */ 346a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 347c57fc289SJason Jin | OR_FCM_PGS /* Large Page*/ \ 348c57fc289SJason Jin | OR_FCM_CSCT \ 349c57fc289SJason Jin | OR_FCM_CST \ 350c57fc289SJason Jin | OR_FCM_CHT \ 351c57fc289SJason Jin | OR_FCM_SCY_1 \ 352c57fc289SJason Jin | OR_FCM_TRLX \ 353c57fc289SJason Jin | OR_FCM_EHTR) 354c57fc289SJason Jin 3559a1a0aedSMingkai Hu #ifdef CONFIG_RAMBOOT_NAND 356a3055c58SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 357a3055c58SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 3589a1a0aedSMingkai Hu #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3599a1a0aedSMingkai Hu #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 3609a1a0aedSMingkai Hu #else 3619a1a0aedSMingkai Hu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 3629a1a0aedSMingkai Hu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 363a3055c58SMatthew McClintock #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 364a3055c58SMatthew McClintock #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 3659a1a0aedSMingkai Hu #endif 366c57fc289SJason Jin 36707355700SMingkai Hu #define CONFIG_SYS_BR4_PRELIM \ 3687ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \ 369c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 370c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 371c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 372c57fc289SJason Jin | BR_V) /* valid */ 373a3055c58SMatthew McClintock #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 37407355700SMingkai Hu #define CONFIG_SYS_BR5_PRELIM \ 3757ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \ 376c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 377c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 378c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 379c57fc289SJason Jin | BR_V) /* valid */ 380a3055c58SMatthew McClintock #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 381c57fc289SJason Jin 38207355700SMingkai Hu #define CONFIG_SYS_BR6_PRELIM \ 3837ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \ 384c57fc289SJason Jin | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 385c57fc289SJason Jin | BR_PS_8 /* Port Size = 8 bit */ \ 386c57fc289SJason Jin | BR_MS_FCM /* MSEL = FCM */ \ 387c57fc289SJason Jin | BR_V) /* valid */ 388a3055c58SMatthew McClintock #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 389c57fc289SJason Jin 3909490a7f1SKumar Gala /* Serial Port - controlled on board with jumper J8 3919490a7f1SKumar Gala * open - index 2 3929490a7f1SKumar Gala * shorted - index 1 3939490a7f1SKumar Gala */ 3949490a7f1SKumar Gala #define CONFIG_CONS_INDEX 1 3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 39993341909SKumar Gala #ifdef CONFIG_NAND_SPL 40093341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 40193341909SKumar Gala #endif 4029490a7f1SKumar Gala 4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 4049490a7f1SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 4059490a7f1SKumar Gala 4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 4089490a7f1SKumar Gala 4099490a7f1SKumar Gala /* Use the HUSH parser */ 4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 4119490a7f1SKumar Gala 4129490a7f1SKumar Gala /* 4139490a7f1SKumar Gala * Pass open firmware flat tree 4149490a7f1SKumar Gala */ 4159490a7f1SKumar Gala #define CONFIG_OF_LIBFDT 1 4169490a7f1SKumar Gala #define CONFIG_OF_BOARD_SETUP 1 4179490a7f1SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 4189490a7f1SKumar Gala 4199490a7f1SKumar Gala /* 4209490a7f1SKumar Gala * I2C 4219490a7f1SKumar Gala */ 42200f792e0SHeiko Schocher #define CONFIG_SYS_I2C 42300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 42400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 42500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 42600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 42700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 42800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 42900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 43000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} } 4319490a7f1SKumar Gala 4329490a7f1SKumar Gala /* 4339490a7f1SKumar Gala * I2C2 EEPROM 4349490a7f1SKumar Gala */ 43532628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 43632628c50SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ID_EEPROM 4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 4389490a7f1SKumar Gala #endif 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM 1 4429490a7f1SKumar Gala 4439490a7f1SKumar Gala /* 444ae2044d8SXie Xiaobo * eSPI - Enhanced SPI 445ae2044d8SXie Xiaobo */ 446ae2044d8SXie Xiaobo #define CONFIG_HARD_SPI 447ae2044d8SXie Xiaobo #define CONFIG_FSL_ESPI 448ae2044d8SXie Xiaobo 449ae2044d8SXie Xiaobo #if defined(CONFIG_SPI_FLASH) 450ae2044d8SXie Xiaobo #define CONFIG_SPI_FLASH_SPANSION 451ae2044d8SXie Xiaobo #define CONFIG_CMD_SF 452ae2044d8SXie Xiaobo #define CONFIG_SF_DEFAULT_SPEED 10000000 453ae2044d8SXie Xiaobo #define CONFIG_SF_DEFAULT_MODE 0 454ae2044d8SXie Xiaobo #endif 455ae2044d8SXie Xiaobo 456ae2044d8SXie Xiaobo /* 4579490a7f1SKumar Gala * General PCI 4589490a7f1SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 4599490a7f1SKumar Gala */ 4609490a7f1SKumar Gala 4615af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 462337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 463337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000 464337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 465337f9fdeSKumar Gala #else 46610795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 4675af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 468337f9fdeSKumar Gala #endif 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 470aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000 4715f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 472337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 473337f9fdeSKumar Gala #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull 474337f9fdeSKumar Gala #else 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000 476337f9fdeSKumar Gala #endif 4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 4789490a7f1SKumar Gala 4799490a7f1SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */ 4805f7b31b0SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot 1" 4815af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 482337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 483337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000 484337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull 485337f9fdeSKumar Gala #else 48610795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 4875af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 488337f9fdeSKumar Gala #endif 4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */ 490aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000 4915f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 492337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 493337f9fdeSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull 494337f9fdeSKumar Gala #else 4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000 496337f9fdeSKumar Gala #endif 4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 4989490a7f1SKumar Gala 4999490a7f1SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 5005f7b31b0SKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 2" 5015af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000 502337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 503337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000 504337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull 505337f9fdeSKumar Gala #else 50610795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000 5075af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000 508337f9fdeSKumar Gala #endif 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */ 510aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000 5115f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 512337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 513337f9fdeSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull 514337f9fdeSKumar Gala #else 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000 516337f9fdeSKumar Gala #endif 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 5189490a7f1SKumar Gala 5199490a7f1SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 5205f7b31b0SKumar Gala #define CONFIG_SYS_PCIE3_NAME "Slot 3" 5215af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 522337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 523337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 524337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 525337f9fdeSKumar Gala #else 52610795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 5275af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 528337f9fdeSKumar Gala #endif 5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 530aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000 5315f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 532337f9fdeSKumar Gala #ifdef CONFIG_PHYS_64BIT 533337f9fdeSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull 534337f9fdeSKumar Gala #else 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000 536337f9fdeSKumar Gala #endif 5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 5389490a7f1SKumar Gala 5399490a7f1SKumar Gala #if defined(CONFIG_PCI) 5409490a7f1SKumar Gala 5419490a7f1SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 5429490a7f1SKumar Gala 5439490a7f1SKumar Gala /*PCIE video card used*/ 544aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT 5459490a7f1SKumar Gala 5469490a7f1SKumar Gala /*PCI video card used*/ 547aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 5489490a7f1SKumar Gala 5499490a7f1SKumar Gala /* video */ 5509490a7f1SKumar Gala #define CONFIG_VIDEO 5519490a7f1SKumar Gala 5529490a7f1SKumar Gala #if defined(CONFIG_VIDEO) 5539490a7f1SKumar Gala #define CONFIG_BIOSEMU 5549490a7f1SKumar Gala #define CONFIG_CFB_CONSOLE 5559490a7f1SKumar Gala #define CONFIG_VIDEO_SW_CURSOR 5569490a7f1SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 5579490a7f1SKumar Gala #define CONFIG_ATI_RADEON_FB 5589490a7f1SKumar Gala #define CONFIG_VIDEO_LOGO 5599490a7f1SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/ 560aca5f018SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT 5619490a7f1SKumar Gala #endif 5629490a7f1SKumar Gala 5639490a7f1SKumar Gala #undef CONFIG_EEPRO100 5649490a7f1SKumar Gala #undef CONFIG_TULIP 5659490a7f1SKumar Gala #undef CONFIG_RTL8139 5669490a7f1SKumar Gala 5679490a7f1SKumar Gala #ifndef CONFIG_PCI_PNP 5685f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 5695f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 5709490a7f1SKumar Gala #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 5719490a7f1SKumar Gala #endif 5729490a7f1SKumar Gala 5739490a7f1SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5749490a7f1SKumar Gala 5759490a7f1SKumar Gala #endif /* CONFIG_PCI */ 5769490a7f1SKumar Gala 5779490a7f1SKumar Gala /* SATA */ 5789490a7f1SKumar Gala #define CONFIG_LIBATA 5799490a7f1SKumar Gala #define CONFIG_FSL_SATA 5809490a7f1SKumar Gala 5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 5829490a7f1SKumar Gala #define CONFIG_SATA1 5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 5859490a7f1SKumar Gala #define CONFIG_SATA2 5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 5889490a7f1SKumar Gala 5899490a7f1SKumar Gala #ifdef CONFIG_FSL_SATA 5909490a7f1SKumar Gala #define CONFIG_LBA48 5919490a7f1SKumar Gala #define CONFIG_CMD_SATA 5929490a7f1SKumar Gala #define CONFIG_DOS_PARTITION 5939490a7f1SKumar Gala #define CONFIG_CMD_EXT2 5949490a7f1SKumar Gala #endif 5959490a7f1SKumar Gala 5969490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 5979490a7f1SKumar Gala 5989490a7f1SKumar Gala #define CONFIG_MII 1 /* MII PHY management */ 5999490a7f1SKumar Gala #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 6009490a7f1SKumar Gala #define CONFIG_TSEC1 1 6019490a7f1SKumar Gala #define CONFIG_TSEC1_NAME "eTSEC1" 6029490a7f1SKumar Gala #define CONFIG_TSEC3 1 6039490a7f1SKumar Gala #define CONFIG_TSEC3_NAME "eTSEC3" 6049490a7f1SKumar Gala 6052e26d837SJason Jin #define CONFIG_FSL_SGMII_RISER 1 6062e26d837SJason Jin #define SGMII_RISER_PHY_OFFSET 0x1c 6072e26d837SJason Jin 6089490a7f1SKumar Gala #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */ 6099490a7f1SKumar Gala #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */ 6109490a7f1SKumar Gala 6119490a7f1SKumar Gala #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 6129490a7f1SKumar Gala #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 6139490a7f1SKumar Gala 6149490a7f1SKumar Gala #define TSEC1_PHYIDX 0 6159490a7f1SKumar Gala #define TSEC3_PHYIDX 0 6169490a7f1SKumar Gala 6179490a7f1SKumar Gala #define CONFIG_ETHPRIME "eTSEC1" 6189490a7f1SKumar Gala 6199490a7f1SKumar Gala #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 6209490a7f1SKumar Gala 6219490a7f1SKumar Gala #endif /* CONFIG_TSEC_ENET */ 6229490a7f1SKumar Gala 6239490a7f1SKumar Gala /* 6249490a7f1SKumar Gala * Environment 6259490a7f1SKumar Gala */ 6269a1a0aedSMingkai Hu 6279a1a0aedSMingkai Hu #if defined(CONFIG_SYS_RAMBOOT) 6289a1a0aedSMingkai Hu #if defined(CONFIG_RAMBOOT_NAND) 6299a1a0aedSMingkai Hu #define CONFIG_ENV_IS_IN_NAND 1 6309a1a0aedSMingkai Hu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 631c6e8f49aSHaijun.Zhang #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 6322d4afd49SXie Xiaobo #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 6332d4afd49SXie Xiaobo #elif defined(CONFIG_RAMBOOT_SPIFLASH) 6342d4afd49SXie Xiaobo #define CONFIG_ENV_IS_IN_SPI_FLASH 6352d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_BUS 0 6362d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_CS 0 6372d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_MAX_HZ 10000000 6382d4afd49SXie Xiaobo #define CONFIG_ENV_SPI_MODE 0 6392d4afd49SXie Xiaobo #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 6402d4afd49SXie Xiaobo #define CONFIG_ENV_OFFSET 0xF0000 6412d4afd49SXie Xiaobo #define CONFIG_ENV_SECT_SIZE 0x10000 6422d4afd49SXie Xiaobo #elif defined(CONFIG_RAMBOOT_SDCARD) 6432d4afd49SXie Xiaobo #define CONFIG_ENV_IS_IN_MMC 6444394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 6452d4afd49SXie Xiaobo #define CONFIG_ENV_SIZE 0x2000 6462d4afd49SXie Xiaobo #define CONFIG_SYS_MMC_ENV_DEV 0 6472d4afd49SXie Xiaobo #else 648e40ac487SMingkai Hu #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 649e40ac487SMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 650e40ac487SMingkai Hu #define CONFIG_ENV_SIZE 0x2000 6519a1a0aedSMingkai Hu #endif 6529a1a0aedSMingkai Hu #else 6535a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 654c57fc289SJason Jin #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 6550e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 6560e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 6579a1a0aedSMingkai Hu #endif 6589490a7f1SKumar Gala 6599490a7f1SKumar Gala #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 6619490a7f1SKumar Gala 6629490a7f1SKumar Gala /* 6639490a7f1SKumar Gala * Command line configuration. 6649490a7f1SKumar Gala */ 6659490a7f1SKumar Gala #include <config_cmd_default.h> 6669490a7f1SKumar Gala 6679490a7f1SKumar Gala #define CONFIG_CMD_IRQ 6689490a7f1SKumar Gala #define CONFIG_CMD_PING 6699490a7f1SKumar Gala #define CONFIG_CMD_I2C 6709490a7f1SKumar Gala #define CONFIG_CMD_MII 6719490a7f1SKumar Gala #define CONFIG_CMD_ELF 6721c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 6731c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 674199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 6759490a7f1SKumar Gala 6769490a7f1SKumar Gala #if defined(CONFIG_PCI) 6779490a7f1SKumar Gala #define CONFIG_CMD_PCI 6789490a7f1SKumar Gala #define CONFIG_CMD_NET 6799490a7f1SKumar Gala #endif 6809490a7f1SKumar Gala 6819490a7f1SKumar Gala #undef CONFIG_WATCHDOG /* watchdog disabled */ 6829490a7f1SKumar Gala 68380522dc8SAndy Fleming #define CONFIG_MMC 1 68480522dc8SAndy Fleming 68580522dc8SAndy Fleming #ifdef CONFIG_MMC 68680522dc8SAndy Fleming #define CONFIG_FSL_ESDHC 68780522dc8SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 68880522dc8SAndy Fleming #define CONFIG_CMD_MMC 68980522dc8SAndy Fleming #define CONFIG_GENERIC_MMC 6901116ebb9SFanzc #endif 6911116ebb9SFanzc 6921116ebb9SFanzc /* 6931116ebb9SFanzc * USB 6941116ebb9SFanzc */ 6953d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 6963d7506faSramneek mehresh #ifdef CONFIG_HAS_FSL_MPH_USB 6971116ebb9SFanzc #define CONFIG_USB_EHCI 6981116ebb9SFanzc 6991116ebb9SFanzc #ifdef CONFIG_USB_EHCI 7001116ebb9SFanzc #define CONFIG_CMD_USB 7011116ebb9SFanzc #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 7021116ebb9SFanzc #define CONFIG_USB_EHCI_FSL 7031116ebb9SFanzc #define CONFIG_USB_STORAGE 7041116ebb9SFanzc #endif 7053d7506faSramneek mehresh #endif 7061116ebb9SFanzc 7071116ebb9SFanzc #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) 70880522dc8SAndy Fleming #define CONFIG_CMD_EXT2 70980522dc8SAndy Fleming #define CONFIG_CMD_FAT 71080522dc8SAndy Fleming #define CONFIG_DOS_PARTITION 71180522dc8SAndy Fleming #endif 71280522dc8SAndy Fleming 7139490a7f1SKumar Gala /* 7149490a7f1SKumar Gala * Miscellaneous configurable options 7159490a7f1SKumar Gala */ 7166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 7179490a7f1SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 7185be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 7196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 7209490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 7216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 7229490a7f1SKumar Gala #else 7236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 7249490a7f1SKumar Gala #endif 72507355700SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 72607355700SMingkai Hu + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ 7276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 7286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 7299490a7f1SKumar Gala 7309490a7f1SKumar Gala /* 7319490a7f1SKumar Gala * For booting Linux, the board info and command line data 732a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 7339490a7f1SKumar Gala * the maximum mapped by the Linux kernel during initialization. 7349490a7f1SKumar Gala */ 735a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 736a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 7379490a7f1SKumar Gala 7389490a7f1SKumar Gala #if defined(CONFIG_CMD_KGDB) 7399490a7f1SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 7409490a7f1SKumar Gala #endif 7419490a7f1SKumar Gala 7429490a7f1SKumar Gala /* 7439490a7f1SKumar Gala * Environment Configuration 7449490a7f1SKumar Gala */ 7459490a7f1SKumar Gala 7469490a7f1SKumar Gala /* The mac addresses for all ethernet interface */ 7479490a7f1SKumar Gala #if defined(CONFIG_TSEC_ENET) 7489490a7f1SKumar Gala #define CONFIG_HAS_ETH0 7499490a7f1SKumar Gala #define CONFIG_ETHADDR 00:E0:0C:02:00:FD 7509490a7f1SKumar Gala #define CONFIG_HAS_ETH1 7519490a7f1SKumar Gala #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD 7529490a7f1SKumar Gala #define CONFIG_HAS_ETH2 7539490a7f1SKumar Gala #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD 7549490a7f1SKumar Gala #define CONFIG_HAS_ETH3 7559490a7f1SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD 7569490a7f1SKumar Gala #endif 7579490a7f1SKumar Gala 7589490a7f1SKumar Gala #define CONFIG_IPADDR 192.168.1.254 7599490a7f1SKumar Gala 7609490a7f1SKumar Gala #define CONFIG_HOSTNAME unknown 7618b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 762b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 7639490a7f1SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 7649490a7f1SKumar Gala 7659490a7f1SKumar Gala #define CONFIG_SERVERIP 192.168.1.1 7669490a7f1SKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 7679490a7f1SKumar Gala #define CONFIG_NETMASK 255.255.255.0 7689490a7f1SKumar Gala 7699490a7f1SKumar Gala /* default location for tftp and bootm */ 7709490a7f1SKumar Gala #define CONFIG_LOADADDR 1000000 7719490a7f1SKumar Gala 7729490a7f1SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 7739490a7f1SKumar Gala #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 7749490a7f1SKumar Gala 7759490a7f1SKumar Gala #define CONFIG_BAUDRATE 115200 7769490a7f1SKumar Gala 7779490a7f1SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 7789490a7f1SKumar Gala "netdev=eth0\0" \ 7795368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 7809490a7f1SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; " \ 7815368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 7825368c55dSMarek Vasut " +$filesize; " \ 7835368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 7845368c55dSMarek Vasut " +$filesize; " \ 7855368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 7865368c55dSMarek Vasut " $filesize; " \ 7875368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 7885368c55dSMarek Vasut " +$filesize; " \ 7895368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 7905368c55dSMarek Vasut " $filesize\0" \ 7919490a7f1SKumar Gala "consoledev=ttyS0\0" \ 7929490a7f1SKumar Gala "ramdiskaddr=2000000\0" \ 7939490a7f1SKumar Gala "ramdiskfile=8536ds/ramdisk.uboot\0" \ 7949490a7f1SKumar Gala "fdtaddr=c00000\0" \ 7959490a7f1SKumar Gala "fdtfile=8536ds/mpc8536ds.dtb\0" \ 7964bc6eb79SVivek Mahajan "bdev=sda3\0" \ 79768d4230cSRamneek Mehresh "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 7989490a7f1SKumar Gala 7999490a7f1SKumar Gala #define CONFIG_HDBOOT \ 8009490a7f1SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 8019490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 8029490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 8039490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 8049490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 8059490a7f1SKumar Gala 8069490a7f1SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 8079490a7f1SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 8089490a7f1SKumar Gala "nfsroot=$serverip:$rootpath " \ 8099490a7f1SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 8109490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 8119490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 8129490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 8139490a7f1SKumar Gala "bootm $loadaddr - $fdtaddr" 8149490a7f1SKumar Gala 8159490a7f1SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 8169490a7f1SKumar Gala "setenv bootargs root=/dev/ram rw " \ 8179490a7f1SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 8189490a7f1SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 8199490a7f1SKumar Gala "tftp $loadaddr $bootfile;" \ 8209490a7f1SKumar Gala "tftp $fdtaddr $fdtfile;" \ 8219490a7f1SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 8229490a7f1SKumar Gala 8239490a7f1SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 8249490a7f1SKumar Gala 8259490a7f1SKumar Gala #endif /* __CONFIG_H */ 826