xref: /rk3399_rockchip-uboot/include/configs/MPC837XERDB.h (revision 72cd4087c9644812b0fff9440e88e986d259bf41)
1 /*
2  * Copyright (C) 2007 Freescale Semiconductor, Inc.
3  * Kevin Lam <kevin.lam@freescale.com>
4  * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License as
8  * published by the Free Software Foundation; either version 2 of
9  * the License, or (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program; if not, write to the Free Software
18  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19  * MA 02111-1307 USA
20  */
21 
22 #ifndef __CONFIG_H
23 #define __CONFIG_H
24 
25 /*
26  * High Level Configuration Options
27  */
28 #define CONFIG_E300		1 /* E300 family */
29 #define CONFIG_MPC83xx		1 /* MPC83xx family */
30 #define CONFIG_MPC837x		1 /* MPC837x CPU specific */
31 #define CONFIG_MPC837XERDB	1
32 
33 #define	CONFIG_SYS_TEXT_BASE	0xFE000000
34 
35 #define CONFIG_PCI	1
36 
37 #define CONFIG_BOARD_EARLY_INIT_F
38 #define CONFIG_MISC_INIT_R
39 #define CONFIG_HWCONFIG
40 
41 /*
42  * On-board devices
43  */
44 #define CONFIG_TSEC_ENET		/* TSEC Ethernet support */
45 #define CONFIG_VSC7385_ENET
46 
47 /*
48  * System Clock Setup
49  */
50 #ifdef CONFIG_PCISLAVE
51 #define CONFIG_83XX_PCICLK	66666667 /* in HZ */
52 #else
53 #define CONFIG_83XX_CLKIN	66666667 /* in Hz */
54 #define CONFIG_PCIE
55 #endif
56 
57 #ifndef CONFIG_SYS_CLK_FREQ
58 #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
59 #endif
60 
61 /*
62  * Hardware Reset Configuration Word
63  */
64 #define CONFIG_SYS_HRCW_LOW (\
65 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
66 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
67 	HRCWL_SVCOD_DIV_2 |\
68 	HRCWL_CSB_TO_CLKIN_5X1 |\
69 	HRCWL_CORE_TO_CSB_2X1)
70 
71 #ifdef CONFIG_PCISLAVE
72 #define CONFIG_SYS_HRCW_HIGH (\
73 	HRCWH_PCI_AGENT |\
74 	HRCWH_PCI1_ARBITER_DISABLE |\
75 	HRCWH_CORE_ENABLE |\
76 	HRCWH_FROM_0XFFF00100 |\
77 	HRCWH_BOOTSEQ_DISABLE |\
78 	HRCWH_SW_WATCHDOG_DISABLE |\
79 	HRCWH_ROM_LOC_LOCAL_16BIT |\
80 	HRCWH_RL_EXT_LEGACY |\
81 	HRCWH_TSEC1M_IN_RGMII |\
82 	HRCWH_TSEC2M_IN_RGMII |\
83 	HRCWH_BIG_ENDIAN |\
84 	HRCWH_LDP_CLEAR)
85 #else
86 #define CONFIG_SYS_HRCW_HIGH (\
87 	HRCWH_PCI_HOST |\
88 	HRCWH_PCI1_ARBITER_ENABLE |\
89 	HRCWH_CORE_ENABLE |\
90 	HRCWH_FROM_0X00000100 |\
91 	HRCWH_BOOTSEQ_DISABLE |\
92 	HRCWH_SW_WATCHDOG_DISABLE |\
93 	HRCWH_ROM_LOC_LOCAL_16BIT |\
94 	HRCWH_RL_EXT_LEGACY |\
95 	HRCWH_TSEC1M_IN_RGMII |\
96 	HRCWH_TSEC2M_IN_RGMII |\
97 	HRCWH_BIG_ENDIAN |\
98 	HRCWH_LDP_CLEAR)
99 #endif
100 
101 /* System performance - define the value i.e. CONFIG_SYS_XXX
102 */
103 
104 /* Arbiter Configuration Register */
105 #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
106 #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count (0-7) */
107 
108 /* System Priority Control Regsiter */
109 #define CONFIG_SYS_SPCR_TSECEP	3	/* eTSEC1&2 emergency priority (0-3) */
110 
111 /* System Clock Configuration Register */
112 #define CONFIG_SYS_SCCR_TSEC1CM	1		/* eTSEC1 clock mode (0-3) */
113 #define CONFIG_SYS_SCCR_TSEC2CM	1		/* eTSEC2 clock mode (0-3) */
114 #define CONFIG_SYS_SCCR_SATACM	SCCR_SATACM_2	/* SATA1-4 clock mode (0-3) */
115 
116 /*
117  * System IO Config
118  */
119 #define CONFIG_SYS_SICRH		0x08200000
120 #define CONFIG_SYS_SICRL		0x00000000
121 
122 /*
123  * Output Buffer Impedance
124  */
125 #define CONFIG_SYS_OBIR		0x30100000
126 
127 /*
128  * IMMR new address
129  */
130 #define CONFIG_SYS_IMMR		0xE0000000
131 
132 /*
133  * Device configurations
134  */
135 
136 /* Vitesse 7385 */
137 
138 #ifdef CONFIG_VSC7385_ENET
139 
140 #define CONFIG_TSEC2
141 
142 /* The flash address and size of the VSC7385 firmware image */
143 #define CONFIG_VSC7385_IMAGE		0xFE7FE000
144 #define CONFIG_VSC7385_IMAGE_SIZE	8192
145 
146 #endif
147 
148 /*
149  * DDR Setup
150  */
151 #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
152 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
153 #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
154 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	0x03000000
155 #define CONFIG_SYS_83XX_DDR_USES_CS0
156 
157 #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
158 
159 #undef CONFIG_DDR_ECC		/* support DDR ECC function */
160 #undef CONFIG_DDR_ECC_CMD	/* Use DDR ECC user commands */
161 
162 #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU	/* Never assert ODT to internal IOs */
163 
164 /*
165  * Manually set up DDR parameters
166  */
167 #define CONFIG_SYS_DDR_SIZE		256		/* MB */
168 #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000f
169 #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN | CSCONFIG_ODT_WR_ACS \
170 				| CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
171 
172 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
173 #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
174 				| (0 << TIMING_CFG0_WRT_SHIFT) \
175 				| (0 << TIMING_CFG0_RRT_SHIFT) \
176 				| (0 << TIMING_CFG0_WWT_SHIFT) \
177 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
178 				| (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
179 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
180 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
181 				/* 0x00220802 */
182 				/* 0x00260802 */ /* DDR400 */
183 #define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
184 				| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
185 				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
186 				| (7 << TIMING_CFG1_CASLAT_SHIFT) \
187 				| (13 << TIMING_CFG1_REFREC_SHIFT) \
188 				| (3 << TIMING_CFG1_WRREC_SHIFT) \
189 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
190 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
191 				/* 0x3935d322 */
192 				/* 0x3937d322 */
193 #define CONFIG_SYS_DDR_TIMING_2	0x02984cc8
194 
195 #define CONFIG_SYS_DDR_INTERVAL	((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
196 				| (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
197 				/* 0x06090100 */
198 
199 #if defined(CONFIG_DDR_2T_TIMING)
200 #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
201 					| 3 << SDRAM_CFG_SDRAM_TYPE_SHIFT \
202 					| SDRAM_CFG_2T_EN \
203 					| SDRAM_CFG_DBW_32)
204 #else
205 #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
206 					| 3 << SDRAM_CFG_SDRAM_TYPE_SHIFT)
207 					/* 0x43000000 */
208 #endif
209 #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00001000 /* 1 posted refresh */
210 #define CONFIG_SYS_DDR_MODE		((0x0406 << SDRAM_MODE_ESD_SHIFT) \
211 					| (0x0442 << SDRAM_MODE_SD_SHIFT))
212 					/* 0x04400442 */ /* DDR400 */
213 #define CONFIG_SYS_DDR_MODE2		0x00000000
214 
215 /*
216  * Memory test
217  */
218 #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
219 #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
220 #define CONFIG_SYS_MEMTEST_END		0x0ef70010
221 
222 /*
223  * The reserved memory
224  */
225 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
226 
227 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
228 #define CONFIG_SYS_RAMBOOT
229 #else
230 #undef	CONFIG_SYS_RAMBOOT
231 #endif
232 
233 #define CONFIG_SYS_MONITOR_LEN	(384 * 1024) /* Reserve 384 kB for Mon */
234 #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
235 
236 /*
237  * Initial RAM Base Address Setup
238  */
239 #define CONFIG_SYS_INIT_RAM_LOCK	1
240 #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
241 #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
242 #define CONFIG_SYS_GBL_DATA_OFFSET	\
243 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
244 
245 /*
246  * Local Bus Configuration & Clock Setup
247  */
248 #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
249 #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_8
250 #define CONFIG_SYS_LBC_LBCR		0x00000000
251 #define CONFIG_FSL_ELBC		1
252 
253 /*
254  * FLASH on the Local Bus
255  */
256 #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
257 #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
258 #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
259 #define CONFIG_SYS_FLASH_SIZE		8 /* max FLASH size is 32M */
260 
261 #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
262 #define CONFIG_SYS_FLASH_EMPTY_INFO		/* display empty sectors */
263 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	/* buffer up multiple bytes */
264 
265 					/* Window base at flash base */
266 #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
267 #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000016	/* 8 MB window size */
268 
269 #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
270 				| (2 << BR_PS_SHIFT)	/* 16 bit port */ \
271 				| BR_V)			/* valid */
272 #define CONFIG_SYS_OR0_PRELIM	(0xFF800000		/* 8 MByte */ \
273 				| OR_GPCM_XACS \
274 				| OR_GPCM_SCY_9 \
275 				| OR_GPCM_EHTR \
276 				| OR_GPCM_EAD)
277 				/* 0xFF806FF7	TODO SLOW 8 MB flash size */
278 
279 #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
280 #define CONFIG_SYS_MAX_FLASH_SECT	256 /* max sectors per device */
281 
282 #undef	CONFIG_SYS_FLASH_CHECKSUM
283 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
284 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
285 
286 /*
287  * NAND Flash on the Local Bus
288  */
289 #define CONFIG_SYS_NAND_BASE	0xE0600000	/* 0xE0600000 */
290 #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_NAND_BASE \
291 				| (2 << BR_DECC_SHIFT)	/* Use HW ECC */ \
292 				| BR_PS_8 |		/* 8 bit Port */ \
293 				| BR_MS_FCM |		/* MSEL = FCM */ \
294 				| BR_V)			/* valid */
295 #define CONFIG_SYS_OR1_PRELIM	(0xFFFF8000		/* length 32K */ \
296 				| OR_FCM_CSCT \
297 				| OR_FCM_CST \
298 				| OR_FCM_CHT \
299 				| OR_FCM_SCY_1 \
300 				| OR_FCM_TRLX \
301 				| OR_FCM_EHTR)
302 #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
303 #define CONFIG_SYS_LBLAWAR1_PRELIM	0x8000000E	/* 32KB  */
304 
305 /* Vitesse 7385 */
306 
307 #define CONFIG_SYS_VSC7385_BASE	0xF0000000
308 
309 #ifdef CONFIG_VSC7385_ENET
310 
311 #define CONFIG_SYS_BR2_PRELIM		0xf0000801	/* Base address */
312 #define CONFIG_SYS_OR2_PRELIM		0xfffe09ff	/* 128K bytes*/
313 					/* Access Base */
314 #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_VSC7385_BASE
315 #define CONFIG_SYS_LBLAWAR2_PRELIM	0x80000010	/* Access Size 128K */
316 
317 #endif
318 
319 /*
320  * Serial Port
321  */
322 #define CONFIG_CONS_INDEX	1
323 #define CONFIG_SYS_NS16550
324 #define CONFIG_SYS_NS16550_SERIAL
325 #define CONFIG_SYS_NS16550_REG_SIZE	1
326 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
327 
328 #define CONFIG_SYS_BAUDRATE_TABLE \
329 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
330 
331 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
332 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
333 
334 /* SERDES */
335 #define CONFIG_FSL_SERDES
336 #define CONFIG_FSL_SERDES1	0xe3000
337 #define CONFIG_FSL_SERDES2	0xe3100
338 
339 /* Use the HUSH parser */
340 #define CONFIG_SYS_HUSH_PARSER
341 #ifdef	CONFIG_SYS_HUSH_PARSER
342 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
343 #endif
344 
345 /* Pass open firmware flat tree */
346 #define CONFIG_OF_LIBFDT	1
347 #define CONFIG_OF_BOARD_SETUP	1
348 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
349 
350 /* I2C */
351 #define CONFIG_HARD_I2C		/* I2C with hardware support */
352 #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
353 #define CONFIG_FSL_I2C
354 #define CONFIG_SYS_I2C_SPEED	400000 /* I2C speed and slave address */
355 #define CONFIG_SYS_I2C_SLAVE	0x7F
356 #define CONFIG_SYS_I2C_NOPROBES	{0x51} /* Don't probe these addrs */
357 #define CONFIG_SYS_I2C_OFFSET	0x3000
358 #define CONFIG_SYS_I2C2_OFFSET	0x3100
359 
360 /*
361  * Config on-board RTC
362  */
363 #define CONFIG_RTC_DS1374	/* use ds1374 rtc via i2c */
364 #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
365 
366 /*
367  * General PCI
368  * Addresses are mapped 1-1.
369  */
370 #define CONFIG_SYS_PCI_MEM_BASE		0x80000000
371 #define CONFIG_SYS_PCI_MEM_PHYS		CONFIG_SYS_PCI_MEM_BASE
372 #define CONFIG_SYS_PCI_MEM_SIZE		0x10000000 /* 256M */
373 #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
374 #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
375 #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
376 #define CONFIG_SYS_PCI_IO_BASE		0x00000000
377 #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
378 #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
379 
380 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
381 #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
382 #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
383 
384 #define CONFIG_SYS_PCIE1_BASE		0xA0000000
385 #define CONFIG_SYS_PCIE1_CFG_BASE	0xA0000000
386 #define CONFIG_SYS_PCIE1_CFG_SIZE	0x08000000
387 #define CONFIG_SYS_PCIE1_MEM_BASE	0xA8000000
388 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA8000000
389 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
390 #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
391 #define CONFIG_SYS_PCIE1_IO_PHYS	0xB8000000
392 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
393 
394 #define CONFIG_SYS_PCIE2_BASE		0xC0000000
395 #define CONFIG_SYS_PCIE2_CFG_BASE	0xC0000000
396 #define CONFIG_SYS_PCIE2_CFG_SIZE	0x08000000
397 #define CONFIG_SYS_PCIE2_MEM_BASE	0xC8000000
398 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xC8000000
399 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
400 #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
401 #define CONFIG_SYS_PCIE2_IO_PHYS	0xD8000000
402 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000
403 
404 #ifdef CONFIG_PCI
405 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
406 
407 #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
408 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
409 #endif	/* CONFIG_PCI */
410 
411 /*
412  * TSEC
413  */
414 #ifdef CONFIG_TSEC_ENET
415 
416 #define CONFIG_GMII			/* MII PHY management */
417 
418 #define CONFIG_TSEC1
419 
420 #ifdef CONFIG_TSEC1
421 #define CONFIG_HAS_ETH0
422 #define CONFIG_TSEC1_NAME		"TSEC0"
423 #define CONFIG_SYS_TSEC1_OFFSET		0x24000
424 #define TSEC1_PHY_ADDR			2
425 #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
426 #define TSEC1_PHYIDX			0
427 #endif
428 
429 #ifdef CONFIG_TSEC2
430 #define CONFIG_HAS_ETH1
431 #define CONFIG_TSEC2_NAME		"TSEC1"
432 #define CONFIG_SYS_TSEC2_OFFSET		0x25000
433 #define TSEC2_PHY_ADDR			0x1c
434 #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
435 #define TSEC2_PHYIDX			0
436 #endif
437 
438 /* Options are: TSEC[0-1] */
439 #define CONFIG_ETHPRIME			"TSEC0"
440 
441 #endif
442 
443 /*
444  * SATA
445  */
446 #define CONFIG_LIBATA
447 #define CONFIG_FSL_SATA
448 
449 #define CONFIG_SYS_SATA_MAX_DEVICE	2
450 #define CONFIG_SATA1
451 #define CONFIG_SYS_SATA1_OFFSET	0x18000
452 #define CONFIG_SYS_SATA1	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
453 #define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
454 #define CONFIG_SATA2
455 #define CONFIG_SYS_SATA2_OFFSET	0x19000
456 #define CONFIG_SYS_SATA2	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
457 #define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
458 
459 #ifdef CONFIG_FSL_SATA
460 #define CONFIG_LBA48
461 #define CONFIG_CMD_SATA
462 #define CONFIG_DOS_PARTITION
463 #define CONFIG_CMD_EXT2
464 #endif
465 
466 /*
467  * Environment
468  */
469 #ifndef CONFIG_SYS_RAMBOOT
470 	#define CONFIG_ENV_IS_IN_FLASH	1
471 	#define CONFIG_ENV_ADDR		\
472 			(CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
473 	#define CONFIG_ENV_SECT_SIZE	0x10000	/* 64K (one sector) for env */
474 	#define CONFIG_ENV_SIZE		0x4000
475 #else
476 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
477 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
478 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE-0x1000)
479 	#define CONFIG_ENV_SIZE		0x2000
480 #endif
481 
482 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
483 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
484 
485 /*
486  * BOOTP options
487  */
488 #define CONFIG_BOOTP_BOOTFILESIZE
489 #define CONFIG_BOOTP_BOOTPATH
490 #define CONFIG_BOOTP_GATEWAY
491 #define CONFIG_BOOTP_HOSTNAME
492 
493 
494 /*
495  * Command line configuration.
496  */
497 #include <config_cmd_default.h>
498 
499 #define CONFIG_CMD_PING
500 #define CONFIG_CMD_I2C
501 #define CONFIG_CMD_MII
502 #define CONFIG_CMD_DATE
503 
504 #if defined(CONFIG_PCI)
505 #define CONFIG_CMD_PCI
506 #endif
507 
508 #if defined(CONFIG_SYS_RAMBOOT)
509 #undef CONFIG_CMD_SAVEENV
510 #undef CONFIG_CMD_LOADS
511 #endif
512 
513 #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
514 #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
515 
516 #undef CONFIG_WATCHDOG		/* watchdog disabled */
517 
518 #define CONFIG_MMC     1
519 
520 #ifdef CONFIG_MMC
521 #define CONFIG_FSL_ESDHC
522 #define CONFIG_FSL_ESDHC_PIN_MUX
523 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC83xx_ESDHC_ADDR
524 #define CONFIG_CMD_MMC
525 #define CONFIG_GENERIC_MMC
526 #define CONFIG_CMD_EXT2
527 #define CONFIG_CMD_FAT
528 #define CONFIG_DOS_PARTITION
529 #endif
530 
531 /*
532  * Miscellaneous configurable options
533  */
534 #define CONFIG_SYS_LONGHELP	/* undef to save memory */
535 #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
536 #define CONFIG_SYS_PROMPT	"=> "	/* Monitor Command Prompt */
537 
538 #if defined(CONFIG_CMD_KGDB)
539 	#define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size */
540 #else
541 	#define CONFIG_SYS_CBSIZE	256 /* Console I/O Buffer Size */
542 #endif
543 
544 				/* Print Buffer Size */
545 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
546 #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
547 				/* Boot Argument Buffer Size */
548 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
549 #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms ticks */
550 
551 /*
552  * For booting Linux, the board info and command line data
553  * have to be in the first 256 MB of memory, since this is
554  * the maximum mapped by the Linux kernel during initialization.
555  */
556 #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
557 
558 /*
559  * Core HID Setup
560  */
561 #define CONFIG_SYS_HID0_INIT	0x000000000
562 #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK \
563 				| HID0_ENABLE_INSTRUCTION_CACHE)
564 #define CONFIG_SYS_HID2		HID2_HBE
565 
566 /*
567  * MMU Setup
568  */
569 
570 #define CONFIG_HIGH_BATS	1	/* High BATs supported */
571 
572 /* DDR: cache cacheable */
573 #define CONFIG_SYS_SDRAM_LOWER		CONFIG_SYS_SDRAM_BASE
574 #define CONFIG_SYS_SDRAM_UPPER		(CONFIG_SYS_SDRAM_BASE + 0x10000000)
575 
576 #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_LOWER \
577 				| BATL_PP_RW \
578 				| BATL_MEMCOHERENCE)
579 #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_LOWER \
580 				| BATU_BL_256M \
581 				| BATU_VS \
582 				| BATU_VP)
583 #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
584 #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
585 
586 #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_SDRAM_UPPER \
587 				| BATL_PP_RW \
588 				| BATL_MEMCOHERENCE)
589 #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_SDRAM_UPPER \
590 				| BATU_BL_256M \
591 				| BATU_VS \
592 				| BATU_VP)
593 #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
594 #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
595 
596 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
597 #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_IMMR \
598 				| BATL_PP_RW \
599 				| BATL_CACHEINHIBIT \
600 				| BATL_GUARDEDSTORAGE)
601 #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_IMMR \
602 				| BATU_BL_8M \
603 				| BATU_VS \
604 				| BATU_VP)
605 #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
606 #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
607 
608 /* L2 Switch: cache-inhibit and guarded */
609 #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_VSC7385_BASE \
610 				| BATL_PP_RW \
611 				| BATL_CACHEINHIBIT \
612 				| BATL_GUARDEDSTORAGE)
613 #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_VSC7385_BASE \
614 				| BATU_BL_128K \
615 				| BATU_VS \
616 				| BATU_VP)
617 #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
618 #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
619 
620 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
621 #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_FLASH_BASE \
622 				| BATL_PP_RW \
623 				| BATL_MEMCOHERENCE)
624 #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_FLASH_BASE \
625 				| BATU_BL_32M \
626 				| BATU_VS \
627 				| BATU_VP)
628 #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_FLASH_BASE \
629 				| BATL_PP_RW \
630 				| BATL_CACHEINHIBIT \
631 				| BATL_GUARDEDSTORAGE)
632 #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
633 
634 /* Stack in dcache: cacheable, no memory coherence */
635 #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
636 #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
637 				| BATU_BL_128K \
638 				| BATU_VS \
639 				| BATU_VP)
640 #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
641 #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
642 
643 #ifdef CONFIG_PCI
644 /* PCI MEM space: cacheable */
645 #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI_MEM_PHYS \
646 				| BATL_PP_RW \
647 				| BATL_MEMCOHERENCE)
648 #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI_MEM_PHYS \
649 				| BATU_BL_256M \
650 				| BATU_VS \
651 				| BATU_VP)
652 #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
653 #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
654 /* PCI MMIO space: cache-inhibit and guarded */
655 #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI_MMIO_PHYS \
656 				| BATL_PP_RW \
657 				| BATL_CACHEINHIBIT \
658 				| BATL_GUARDEDSTORAGE)
659 #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI_MMIO_PHYS \
660 				| BATU_BL_256M \
661 				| BATU_VS \
662 				| BATU_VP)
663 #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
664 #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
665 #else
666 #define CONFIG_SYS_IBAT6L	(0)
667 #define CONFIG_SYS_IBAT6U	(0)
668 #define CONFIG_SYS_IBAT7L	(0)
669 #define CONFIG_SYS_IBAT7U	(0)
670 #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
671 #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
672 #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
673 #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
674 #endif
675 
676 #if defined(CONFIG_CMD_KGDB)
677 #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
678 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
679 #endif
680 
681 /*
682  * Environment Configuration
683  */
684 #define CONFIG_ENV_OVERWRITE
685 
686 #define CONFIG_HAS_FSL_DR_USB
687 
688 #define CONFIG_NETDEV		"eth1"
689 
690 #define CONFIG_HOSTNAME		mpc837x_rdb
691 #define CONFIG_ROOTPATH		"/nfsroot"
692 #define CONFIG_RAMDISKFILE	"rootfs.ext2.gz.uboot"
693 #define CONFIG_BOOTFILE		"uImage"
694 				/* U-Boot image on TFTP server */
695 #define CONFIG_UBOOTPATH	"u-boot.bin"
696 #define CONFIG_FDTFILE		"mpc8379_rdb.dtb"
697 
698 				/* default location for tftp and bootm */
699 #define CONFIG_LOADADDR		800000
700 #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
701 #define CONFIG_BAUDRATE		115200
702 
703 #define XMK_STR(x)	#x
704 #define MK_STR(x)	XMK_STR(x)
705 
706 #define CONFIG_EXTRA_ENV_SETTINGS \
707 	"netdev=" CONFIG_NETDEV "\0"				\
708 	"uboot=" CONFIG_UBOOTPATH "\0"					\
709 	"tftpflash=tftp $loadaddr $uboot;"				\
710 		"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
711 		"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
712 		"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
713 		"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
714 		"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
715 	"fdtaddr=780000\0"						\
716 	"fdtfile=" CONFIG_FDTFILE "\0"					\
717 	"ramdiskaddr=1000000\0"						\
718 	"ramdiskfile=" CONFIG_RAMDISKFILE "\0"				\
719 	"console=ttyS0\0"						\
720 	"setbootargs=setenv bootargs "					\
721 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
722 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	\
723 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
724 							"$netdev:off "	\
725 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
726 
727 #define CONFIG_NFSBOOTCOMMAND						\
728 	"setenv rootdev /dev/nfs;"					\
729 	"run setbootargs;"						\
730 	"run setipargs;"						\
731 	"tftp $loadaddr $bootfile;"					\
732 	"tftp $fdtaddr $fdtfile;"					\
733 	"bootm $loadaddr - $fdtaddr"
734 
735 #define CONFIG_RAMBOOTCOMMAND						\
736 	"setenv rootdev /dev/ram;"					\
737 	"run setbootargs;"						\
738 	"tftp $ramdiskaddr $ramdiskfile;"				\
739 	"tftp $loadaddr $bootfile;"					\
740 	"tftp $fdtaddr $fdtfile;"					\
741 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
742 
743 #undef MK_STR
744 #undef XMK_STR
745 
746 #endif	/* __CONFIG_H */
747