1*5e918a98SKim Phillips /* 2*5e918a98SKim Phillips * Copyright (C) 2007 Freescale Semiconductor, Inc. 3*5e918a98SKim Phillips * Kevin Lam <kevin.lam@freescale.com> 4*5e918a98SKim Phillips * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> 5*5e918a98SKim Phillips * 6*5e918a98SKim Phillips * This program is free software; you can redistribute it and/or 7*5e918a98SKim Phillips * modify it under the terms of the GNU General Public License as 8*5e918a98SKim Phillips * published by the Free Software Foundation; either version 2 of 9*5e918a98SKim Phillips * the License, or (at your option) any later version. 10*5e918a98SKim Phillips * 11*5e918a98SKim Phillips * This program is distributed in the hope that it will be useful, 12*5e918a98SKim Phillips * but WITHOUT ANY WARRANTY; without even the implied warranty of 13*5e918a98SKim Phillips * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14*5e918a98SKim Phillips * GNU General Public License for more details. 15*5e918a98SKim Phillips * 16*5e918a98SKim Phillips * You should have received a copy of the GNU General Public License 17*5e918a98SKim Phillips * along with this program; if not, write to the Free Software 18*5e918a98SKim Phillips * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 19*5e918a98SKim Phillips * MA 02111-1307 USA 20*5e918a98SKim Phillips */ 21*5e918a98SKim Phillips 22*5e918a98SKim Phillips #ifndef __CONFIG_H 23*5e918a98SKim Phillips #define __CONFIG_H 24*5e918a98SKim Phillips 25*5e918a98SKim Phillips /* 26*5e918a98SKim Phillips * High Level Configuration Options 27*5e918a98SKim Phillips */ 28*5e918a98SKim Phillips #define CONFIG_E300 1 /* E300 family */ 29*5e918a98SKim Phillips #define CONFIG_MPC83XX 1 /* MPC83XX family */ 30*5e918a98SKim Phillips #define CONFIG_MPC837X 1 /* MPC837X CPU specific */ 31*5e918a98SKim Phillips #define CONFIG_MPC837XERDB 1 32*5e918a98SKim Phillips 33*5e918a98SKim Phillips #define CONFIG_PCI 1 34*5e918a98SKim Phillips 35*5e918a98SKim Phillips /* 36*5e918a98SKim Phillips * System Clock Setup 37*5e918a98SKim Phillips */ 38*5e918a98SKim Phillips #ifdef CONFIG_PCISLAVE 39*5e918a98SKim Phillips #define CONFIG_83XX_PCICLK 66666667 /* in HZ */ 40*5e918a98SKim Phillips #else 41*5e918a98SKim Phillips #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 42*5e918a98SKim Phillips #define CONFIG_83XX_GENERIC_PCI 1 43*5e918a98SKim Phillips #endif 44*5e918a98SKim Phillips 45*5e918a98SKim Phillips #ifndef CONFIG_SYS_CLK_FREQ 46*5e918a98SKim Phillips #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 47*5e918a98SKim Phillips #endif 48*5e918a98SKim Phillips 49*5e918a98SKim Phillips /* 50*5e918a98SKim Phillips * Hardware Reset Configuration Word 51*5e918a98SKim Phillips */ 52*5e918a98SKim Phillips #define CFG_HRCW_LOW (\ 53*5e918a98SKim Phillips HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 54*5e918a98SKim Phillips HRCWL_DDR_TO_SCB_CLK_1X1 |\ 55*5e918a98SKim Phillips HRCWL_SVCOD_DIV_2 |\ 56*5e918a98SKim Phillips HRCWL_CSB_TO_CLKIN_5X1 |\ 57*5e918a98SKim Phillips HRCWL_CORE_TO_CSB_2X1) 58*5e918a98SKim Phillips 59*5e918a98SKim Phillips #ifdef CONFIG_PCISLAVE 60*5e918a98SKim Phillips #define CFG_HRCW_HIGH (\ 61*5e918a98SKim Phillips HRCWH_PCI_AGENT |\ 62*5e918a98SKim Phillips HRCWH_PCI1_ARBITER_DISABLE |\ 63*5e918a98SKim Phillips HRCWH_CORE_ENABLE |\ 64*5e918a98SKim Phillips HRCWH_FROM_0XFFF00100 |\ 65*5e918a98SKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 66*5e918a98SKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 67*5e918a98SKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 68*5e918a98SKim Phillips HRCWH_RL_EXT_LEGACY |\ 69*5e918a98SKim Phillips HRCWH_TSEC1M_IN_RGMII |\ 70*5e918a98SKim Phillips HRCWH_TSEC2M_IN_RGMII |\ 71*5e918a98SKim Phillips HRCWH_BIG_ENDIAN |\ 72*5e918a98SKim Phillips HRCWH_LDP_CLEAR) 73*5e918a98SKim Phillips #else 74*5e918a98SKim Phillips #define CFG_HRCW_HIGH (\ 75*5e918a98SKim Phillips HRCWH_PCI_HOST |\ 76*5e918a98SKim Phillips HRCWH_PCI1_ARBITER_ENABLE |\ 77*5e918a98SKim Phillips HRCWH_CORE_ENABLE |\ 78*5e918a98SKim Phillips HRCWH_FROM_0X00000100 |\ 79*5e918a98SKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 80*5e918a98SKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 81*5e918a98SKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 82*5e918a98SKim Phillips HRCWH_RL_EXT_LEGACY |\ 83*5e918a98SKim Phillips HRCWH_TSEC1M_IN_RGMII |\ 84*5e918a98SKim Phillips HRCWH_TSEC2M_IN_RGMII |\ 85*5e918a98SKim Phillips HRCWH_BIG_ENDIAN |\ 86*5e918a98SKim Phillips HRCWH_LDP_CLEAR) 87*5e918a98SKim Phillips #endif 88*5e918a98SKim Phillips 89*5e918a98SKim Phillips /* System performance - define the value i.e. CFG_XXX 90*5e918a98SKim Phillips */ 91*5e918a98SKim Phillips 92*5e918a98SKim Phillips /* Arbiter Configuration Register */ 93*5e918a98SKim Phillips #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 94*5e918a98SKim Phillips #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 95*5e918a98SKim Phillips 96*5e918a98SKim Phillips /* System Priority Control Regsiter */ 97*5e918a98SKim Phillips #define CFG_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */ 98*5e918a98SKim Phillips 99*5e918a98SKim Phillips /* System Clock Configuration Register */ 100*5e918a98SKim Phillips #define CFG_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */ 101*5e918a98SKim Phillips #define CFG_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */ 102*5e918a98SKim Phillips #define CFG_SCCR_SATACM SCCR_SATACM_1 /* SATA1-4 clock mode (0-3) */ 103*5e918a98SKim Phillips 104*5e918a98SKim Phillips /* 105*5e918a98SKim Phillips * System IO Config 106*5e918a98SKim Phillips */ 107*5e918a98SKim Phillips #define CFG_SICRH 0x08200000 108*5e918a98SKim Phillips #define CFG_SICRL 0x00000000 109*5e918a98SKim Phillips 110*5e918a98SKim Phillips /* 111*5e918a98SKim Phillips * Output Buffer Impedance 112*5e918a98SKim Phillips */ 113*5e918a98SKim Phillips #define CFG_OBIR 0x30100000 114*5e918a98SKim Phillips 115*5e918a98SKim Phillips /* 116*5e918a98SKim Phillips * IMMR new address 117*5e918a98SKim Phillips */ 118*5e918a98SKim Phillips #define CFG_IMMR 0xE0000000 119*5e918a98SKim Phillips 120*5e918a98SKim Phillips /* 121*5e918a98SKim Phillips * DDR Setup 122*5e918a98SKim Phillips */ 123*5e918a98SKim Phillips #define CFG_DDR_BASE 0x00000000 /* DDR is system memory */ 124*5e918a98SKim Phillips #define CFG_SDRAM_BASE CFG_DDR_BASE 125*5e918a98SKim Phillips #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 126*5e918a98SKim Phillips #define CFG_DDR_SDRAM_CLK_CNTL 0x03000000 127*5e918a98SKim Phillips #define CFG_83XX_DDR_USES_CS0 128*5e918a98SKim Phillips 129*5e918a98SKim Phillips #define CFG_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN) 130*5e918a98SKim Phillips 131*5e918a98SKim Phillips #undef CONFIG_DDR_ECC /* support DDR ECC function */ 132*5e918a98SKim Phillips #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 133*5e918a98SKim Phillips 134*5e918a98SKim Phillips #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 135*5e918a98SKim Phillips 136*5e918a98SKim Phillips /* 137*5e918a98SKim Phillips * Manually set up DDR parameters 138*5e918a98SKim Phillips */ 139*5e918a98SKim Phillips #define CFG_DDR_SIZE 256 /* MB */ 140*5e918a98SKim Phillips #define CFG_DDR_CS0_BNDS 0x0000000f 141*5e918a98SKim Phillips #define CFG_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_ODT_WR_ACS \ 142*5e918a98SKim Phillips | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 143*5e918a98SKim Phillips 144*5e918a98SKim Phillips #define CFG_DDR_TIMING_3 0x00000000 145*5e918a98SKim Phillips #define CFG_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 146*5e918a98SKim Phillips | (0 << TIMING_CFG0_WRT_SHIFT) \ 147*5e918a98SKim Phillips | (0 << TIMING_CFG0_RRT_SHIFT) \ 148*5e918a98SKim Phillips | (0 << TIMING_CFG0_WWT_SHIFT) \ 149*5e918a98SKim Phillips | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 150*5e918a98SKim Phillips | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 151*5e918a98SKim Phillips | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 152*5e918a98SKim Phillips | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 153*5e918a98SKim Phillips /* 0x00220802 */ 154*5e918a98SKim Phillips /* 0x00260802 */ /* DDR400 */ 155*5e918a98SKim Phillips #define CFG_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 156*5e918a98SKim Phillips | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 157*5e918a98SKim Phillips | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 158*5e918a98SKim Phillips | (7 << TIMING_CFG1_CASLAT_SHIFT) \ 159*5e918a98SKim Phillips | (13 << TIMING_CFG1_REFREC_SHIFT) \ 160*5e918a98SKim Phillips | (3 << TIMING_CFG1_WRREC_SHIFT) \ 161*5e918a98SKim Phillips | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 162*5e918a98SKim Phillips | (2 << TIMING_CFG1_WRTORD_SHIFT)) 163*5e918a98SKim Phillips /* 0x3935d322 */ 164*5e918a98SKim Phillips /* 0x3937d322 */ 165*5e918a98SKim Phillips #define CFG_DDR_TIMING_2 0x02984cc8 166*5e918a98SKim Phillips 167*5e918a98SKim Phillips #define CFG_DDR_INTERVAL ((1545 << SDRAM_INTERVAL_REFINT_SHIFT) \ 168*5e918a98SKim Phillips | (256 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 169*5e918a98SKim Phillips /* 0x06090100 */ 170*5e918a98SKim Phillips 171*5e918a98SKim Phillips #if defined(CONFIG_DDR_2T_TIMING) 172*5e918a98SKim Phillips #define CFG_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 173*5e918a98SKim Phillips | 3 << SDRAM_CFG_SDRAM_TYPE_SHIFT \ 174*5e918a98SKim Phillips | SDRAM_CFG_2T_EN \ 175*5e918a98SKim Phillips | SDRAM_CFG_DBW_32) 176*5e918a98SKim Phillips #else 177*5e918a98SKim Phillips #define CFG_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 178*5e918a98SKim Phillips | 3 << SDRAM_CFG_SDRAM_TYPE_SHIFT) 179*5e918a98SKim Phillips /* 0x43000000 */ 180*5e918a98SKim Phillips #endif 181*5e918a98SKim Phillips #define CFG_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 182*5e918a98SKim Phillips #define CFG_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \ 183*5e918a98SKim Phillips | (0x0442 << SDRAM_MODE_SD_SHIFT)) 184*5e918a98SKim Phillips /* 0x04400442 */ /* DDR400 */ 185*5e918a98SKim Phillips #define CFG_DDR_MODE2 0x00000000; 186*5e918a98SKim Phillips 187*5e918a98SKim Phillips /* 188*5e918a98SKim Phillips * Memory test 189*5e918a98SKim Phillips */ 190*5e918a98SKim Phillips #undef CFG_DRAM_TEST /* memory test, takes time */ 191*5e918a98SKim Phillips #define CFG_MEMTEST_START 0x00040000 /* memtest region */ 192*5e918a98SKim Phillips #define CFG_MEMTEST_END 0x0ef70010 193*5e918a98SKim Phillips 194*5e918a98SKim Phillips /* 195*5e918a98SKim Phillips * The reserved memory 196*5e918a98SKim Phillips */ 197*5e918a98SKim Phillips #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 198*5e918a98SKim Phillips 199*5e918a98SKim Phillips #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 200*5e918a98SKim Phillips #define CFG_RAMBOOT 201*5e918a98SKim Phillips #else 202*5e918a98SKim Phillips #undef CFG_RAMBOOT 203*5e918a98SKim Phillips #endif 204*5e918a98SKim Phillips 205*5e918a98SKim Phillips #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 206*5e918a98SKim Phillips #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 207*5e918a98SKim Phillips 208*5e918a98SKim Phillips /* 209*5e918a98SKim Phillips * Initial RAM Base Address Setup 210*5e918a98SKim Phillips */ 211*5e918a98SKim Phillips #define CFG_INIT_RAM_LOCK 1 212*5e918a98SKim Phillips #define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 213*5e918a98SKim Phillips #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */ 214*5e918a98SKim Phillips #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 215*5e918a98SKim Phillips #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 216*5e918a98SKim Phillips 217*5e918a98SKim Phillips /* 218*5e918a98SKim Phillips * Local Bus Configuration & Clock Setup 219*5e918a98SKim Phillips */ 220*5e918a98SKim Phillips #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_8) 221*5e918a98SKim Phillips #define CFG_LBC_LBCR 0x00000000 222*5e918a98SKim Phillips 223*5e918a98SKim Phillips /* 224*5e918a98SKim Phillips * FLASH on the Local Bus 225*5e918a98SKim Phillips */ 226*5e918a98SKim Phillips #define CFG_FLASH_CFI /* use the Common Flash Interface */ 227*5e918a98SKim Phillips #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 228*5e918a98SKim Phillips #define CFG_FLASH_BASE 0xFE000000 /* FLASH base address */ 229*5e918a98SKim Phillips #define CFG_FLASH_SIZE 8 /* max FLASH size is 32M */ 230*5e918a98SKim Phillips 231*5e918a98SKim Phillips #define CFG_FLASH_EMPTY_INFO /* display empty sectors */ 232*5e918a98SKim Phillips #define CFG_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */ 233*5e918a98SKim Phillips 234*5e918a98SKim Phillips #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */ 235*5e918a98SKim Phillips #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ 236*5e918a98SKim Phillips 237*5e918a98SKim Phillips #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* Flash Base address */ \ 238*5e918a98SKim Phillips (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 239*5e918a98SKim Phillips BR_V) /* valid */ 240*5e918a98SKim Phillips #define CFG_OR0_PRELIM (0xFF800000 /* 8 MByte */ \ 241*5e918a98SKim Phillips | OR_GPCM_XACS \ 242*5e918a98SKim Phillips | OR_GPCM_SCY_9 \ 243*5e918a98SKim Phillips | OR_GPCM_EHTR \ 244*5e918a98SKim Phillips | OR_GPCM_EAD) 245*5e918a98SKim Phillips /* 0xFF806FF7 TODO SLOW 8 MB flash size */ 246*5e918a98SKim Phillips 247*5e918a98SKim Phillips #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 248*5e918a98SKim Phillips #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */ 249*5e918a98SKim Phillips 250*5e918a98SKim Phillips #undef CFG_FLASH_CHECKSUM 251*5e918a98SKim Phillips #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 252*5e918a98SKim Phillips #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 253*5e918a98SKim Phillips 254*5e918a98SKim Phillips #define CFG_VSC7385_BASE 0xF0000000 255*5e918a98SKim Phillips 256*5e918a98SKim Phillips /* VSC7385 Gigabit Switch support */ 257*5e918a98SKim Phillips #define CONFIG_VSC7385_ENET 258*5e918a98SKim Phillips #define CFG_BR2_PRELIM 0xf0000801 /* Base address */ 259*5e918a98SKim Phillips #define CFG_OR2_PRELIM 0xfffe09ff /* 128K bytes*/ 260*5e918a98SKim Phillips #define CFG_LBLAWBAR2_PRELIM CFG_VSC7385_BASE /* Access Base */ 261*5e918a98SKim Phillips #define CFG_LBLAWAR2_PRELIM 0x80000010 /* Access Size 128K */ 262*5e918a98SKim Phillips 263*5e918a98SKim Phillips /* 264*5e918a98SKim Phillips * Serial Port 265*5e918a98SKim Phillips */ 266*5e918a98SKim Phillips #define CONFIG_CONS_INDEX 1 267*5e918a98SKim Phillips #undef CONFIG_SERIAL_SOFTWARE_FIFO 268*5e918a98SKim Phillips #define CFG_NS16550 269*5e918a98SKim Phillips #define CFG_NS16550_SERIAL 270*5e918a98SKim Phillips #define CFG_NS16550_REG_SIZE 1 271*5e918a98SKim Phillips #define CFG_NS16550_CLK get_bus_freq(0) 272*5e918a98SKim Phillips 273*5e918a98SKim Phillips #define CFG_BAUDRATE_TABLE \ 274*5e918a98SKim Phillips {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 275*5e918a98SKim Phillips 276*5e918a98SKim Phillips #define CFG_NS16550_COM1 (CFG_IMMR+0x4500) 277*5e918a98SKim Phillips #define CFG_NS16550_COM2 (CFG_IMMR+0x4600) 278*5e918a98SKim Phillips 279*5e918a98SKim Phillips /* Use the HUSH parser */ 280*5e918a98SKim Phillips #define CFG_HUSH_PARSER 281*5e918a98SKim Phillips #ifdef CFG_HUSH_PARSER 282*5e918a98SKim Phillips #define CFG_PROMPT_HUSH_PS2 "> " 283*5e918a98SKim Phillips #endif 284*5e918a98SKim Phillips 285*5e918a98SKim Phillips /* Pass open firmware flat tree */ 286*5e918a98SKim Phillips #define CONFIG_OF_LIBFDT 1 287*5e918a98SKim Phillips #define CONFIG_OF_BOARD_SETUP 1 288*5e918a98SKim Phillips 289*5e918a98SKim Phillips /* I2C */ 290*5e918a98SKim Phillips #define CONFIG_HARD_I2C /* I2C with hardware support */ 291*5e918a98SKim Phillips #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 292*5e918a98SKim Phillips #define CONFIG_FSL_I2C 293*5e918a98SKim Phillips #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 294*5e918a98SKim Phillips #define CFG_I2C_SLAVE 0x7F 295*5e918a98SKim Phillips #define CFG_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 296*5e918a98SKim Phillips #define CFG_I2C_OFFSET 0x3000 297*5e918a98SKim Phillips #define CFG_I2C2_OFFSET 0x3100 298*5e918a98SKim Phillips 299*5e918a98SKim Phillips /* 300*5e918a98SKim Phillips * Config on-board RTC 301*5e918a98SKim Phillips */ 302*5e918a98SKim Phillips #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 303*5e918a98SKim Phillips #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 304*5e918a98SKim Phillips 305*5e918a98SKim Phillips /* 306*5e918a98SKim Phillips * General PCI 307*5e918a98SKim Phillips * Addresses are mapped 1-1. 308*5e918a98SKim Phillips */ 309*5e918a98SKim Phillips #define CFG_PCI_MEM_BASE 0x80000000 310*5e918a98SKim Phillips #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE 311*5e918a98SKim Phillips #define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */ 312*5e918a98SKim Phillips #define CFG_PCI_MMIO_BASE 0x90000000 313*5e918a98SKim Phillips #define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE 314*5e918a98SKim Phillips #define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */ 315*5e918a98SKim Phillips #define CFG_PCI_IO_BASE 0xE0300000 316*5e918a98SKim Phillips #define CFG_PCI_IO_PHYS 0xE0300000 317*5e918a98SKim Phillips #define CFG_PCI_IO_SIZE 0x100000 /* 1M */ 318*5e918a98SKim Phillips 319*5e918a98SKim Phillips #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE 320*5e918a98SKim Phillips #define CFG_PCI_SLV_MEM_BUS 0x00000000 321*5e918a98SKim Phillips #define CFG_PCI_SLV_MEM_SIZE 0x80000000 322*5e918a98SKim Phillips 323*5e918a98SKim Phillips #ifdef CONFIG_PCI 324*5e918a98SKim Phillips #define CONFIG_NET_MULTI 325*5e918a98SKim Phillips #define CONFIG_PCI_PNP /* do pci plug-and-play */ 326*5e918a98SKim Phillips 327*5e918a98SKim Phillips #undef CONFIG_EEPRO100 328*5e918a98SKim Phillips #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 329*5e918a98SKim Phillips #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 330*5e918a98SKim Phillips #endif /* CONFIG_PCI */ 331*5e918a98SKim Phillips 332*5e918a98SKim Phillips #ifndef CONFIG_NET_MULTI 333*5e918a98SKim Phillips #define CONFIG_NET_MULTI 1 334*5e918a98SKim Phillips #endif 335*5e918a98SKim Phillips 336*5e918a98SKim Phillips /* 337*5e918a98SKim Phillips * TSEC 338*5e918a98SKim Phillips */ 339*5e918a98SKim Phillips #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 340*5e918a98SKim Phillips #define CFG_TSEC1_OFFSET 0x24000 341*5e918a98SKim Phillips #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET) 342*5e918a98SKim Phillips #define CFG_TSEC2_OFFSET 0x25000 343*5e918a98SKim Phillips #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET) 344*5e918a98SKim Phillips 345*5e918a98SKim Phillips /* 346*5e918a98SKim Phillips * TSEC ethernet configuration 347*5e918a98SKim Phillips */ 348*5e918a98SKim Phillips #define CONFIG_GMII 1 /* MII PHY management */ 349*5e918a98SKim Phillips #define CONFIG_TSEC1 1 350*5e918a98SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 351*5e918a98SKim Phillips #define CONFIG_TSEC2 1 352*5e918a98SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 353*5e918a98SKim Phillips #define TSEC1_PHY_ADDR 2 354*5e918a98SKim Phillips #define TSEC2_PHY_ADDR 0x1c 355*5e918a98SKim Phillips #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 356*5e918a98SKim Phillips #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 357*5e918a98SKim Phillips #define TSEC1_PHYIDX 0 358*5e918a98SKim Phillips #define TSEC2_PHYIDX 0 359*5e918a98SKim Phillips 360*5e918a98SKim Phillips 361*5e918a98SKim Phillips /* Options are: TSEC[0-1] */ 362*5e918a98SKim Phillips #define CONFIG_ETHPRIME "TSEC0" 363*5e918a98SKim Phillips 364*5e918a98SKim Phillips /* 365*5e918a98SKim Phillips * Environment 366*5e918a98SKim Phillips */ 367*5e918a98SKim Phillips #ifndef CFG_RAMBOOT 368*5e918a98SKim Phillips #define CFG_ENV_IS_IN_FLASH 1 369*5e918a98SKim Phillips #define CFG_ENV_ADDR (CFG_MONITOR_BASE+CFG_MONITOR_LEN) 370*5e918a98SKim Phillips #define CFG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */ 371*5e918a98SKim Phillips #define CFG_ENV_SIZE 0x4000 372*5e918a98SKim Phillips #else 373*5e918a98SKim Phillips #define CFG_NO_FLASH 1 /* Flash is not usable now */ 374*5e918a98SKim Phillips #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 375*5e918a98SKim Phillips #define CFG_ENV_ADDR (CFG_MONITOR_BASE-0x1000) 376*5e918a98SKim Phillips #define CFG_ENV_SIZE 0x2000 377*5e918a98SKim Phillips #endif 378*5e918a98SKim Phillips 379*5e918a98SKim Phillips #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 380*5e918a98SKim Phillips #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 381*5e918a98SKim Phillips 382*5e918a98SKim Phillips /* 383*5e918a98SKim Phillips * BOOTP options 384*5e918a98SKim Phillips */ 385*5e918a98SKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE 386*5e918a98SKim Phillips #define CONFIG_BOOTP_BOOTPATH 387*5e918a98SKim Phillips #define CONFIG_BOOTP_GATEWAY 388*5e918a98SKim Phillips #define CONFIG_BOOTP_HOSTNAME 389*5e918a98SKim Phillips 390*5e918a98SKim Phillips 391*5e918a98SKim Phillips /* 392*5e918a98SKim Phillips * Command line configuration. 393*5e918a98SKim Phillips */ 394*5e918a98SKim Phillips #include <config_cmd_default.h> 395*5e918a98SKim Phillips 396*5e918a98SKim Phillips #define CONFIG_CMD_PING 397*5e918a98SKim Phillips #define CONFIG_CMD_I2C 398*5e918a98SKim Phillips #define CONFIG_CMD_MII 399*5e918a98SKim Phillips #define CONFIG_CMD_DATE 400*5e918a98SKim Phillips 401*5e918a98SKim Phillips #if defined(CONFIG_PCI) 402*5e918a98SKim Phillips #define CONFIG_CMD_PCI 403*5e918a98SKim Phillips #endif 404*5e918a98SKim Phillips 405*5e918a98SKim Phillips #if defined(CFG_RAMBOOT) 406*5e918a98SKim Phillips #undef CONFIG_CMD_ENV 407*5e918a98SKim Phillips #undef CONFIG_CMD_LOADS 408*5e918a98SKim Phillips #endif 409*5e918a98SKim Phillips 410*5e918a98SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 411*5e918a98SKim Phillips 412*5e918a98SKim Phillips #undef CONFIG_WATCHDOG /* watchdog disabled */ 413*5e918a98SKim Phillips 414*5e918a98SKim Phillips /* 415*5e918a98SKim Phillips * Miscellaneous configurable options 416*5e918a98SKim Phillips */ 417*5e918a98SKim Phillips #define CFG_LONGHELP /* undef to save memory */ 418*5e918a98SKim Phillips #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 419*5e918a98SKim Phillips #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 420*5e918a98SKim Phillips 421*5e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB) 422*5e918a98SKim Phillips #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 423*5e918a98SKim Phillips #else 424*5e918a98SKim Phillips #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 425*5e918a98SKim Phillips #endif 426*5e918a98SKim Phillips 427*5e918a98SKim Phillips #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 428*5e918a98SKim Phillips #define CFG_MAXARGS 16 /* max number of command args */ 429*5e918a98SKim Phillips #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 430*5e918a98SKim Phillips #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 431*5e918a98SKim Phillips 432*5e918a98SKim Phillips /* 433*5e918a98SKim Phillips * For booting Linux, the board info and command line data 434*5e918a98SKim Phillips * have to be in the first 8 MB of memory, since this is 435*5e918a98SKim Phillips * the maximum mapped by the Linux kernel during initialization. 436*5e918a98SKim Phillips */ 437*5e918a98SKim Phillips #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 438*5e918a98SKim Phillips 439*5e918a98SKim Phillips /* 440*5e918a98SKim Phillips * Core HID Setup 441*5e918a98SKim Phillips */ 442*5e918a98SKim Phillips #define CFG_HID0_INIT 0x000000000 443*5e918a98SKim Phillips #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 444*5e918a98SKim Phillips #define CFG_HID2 HID2_HBE 445*5e918a98SKim Phillips 446*5e918a98SKim Phillips /* 447*5e918a98SKim Phillips * MMU Setup 448*5e918a98SKim Phillips */ 449*5e918a98SKim Phillips 450*5e918a98SKim Phillips /* DDR: cache cacheable */ 451*5e918a98SKim Phillips #define CFG_SDRAM_LOWER CFG_SDRAM_BASE 452*5e918a98SKim Phillips #define CFG_SDRAM_UPPER (CFG_SDRAM_BASE + 0x10000000) 453*5e918a98SKim Phillips 454*5e918a98SKim Phillips #define CFG_IBAT0L (CFG_SDRAM_LOWER | BATL_PP_10 | BATL_MEMCOHERENCE) 455*5e918a98SKim Phillips #define CFG_IBAT0U (CFG_SDRAM_LOWER | BATU_BL_256M | BATU_VS | BATU_VP) 456*5e918a98SKim Phillips #define CFG_DBAT0L CFG_IBAT0L 457*5e918a98SKim Phillips #define CFG_DBAT0U CFG_IBAT0U 458*5e918a98SKim Phillips 459*5e918a98SKim Phillips #define CFG_IBAT1L (CFG_SDRAM_UPPER | BATL_PP_10 | BATL_MEMCOHERENCE) 460*5e918a98SKim Phillips #define CFG_IBAT1U (CFG_SDRAM_UPPER | BATU_BL_256M | BATU_VS | BATU_VP) 461*5e918a98SKim Phillips #define CFG_DBAT1L CFG_IBAT1L 462*5e918a98SKim Phillips #define CFG_DBAT1U CFG_IBAT1U 463*5e918a98SKim Phillips 464*5e918a98SKim Phillips /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 465*5e918a98SKim Phillips #define CFG_IBAT2L (CFG_IMMR | BATL_PP_10 | \ 466*5e918a98SKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 467*5e918a98SKim Phillips #define CFG_IBAT2U (CFG_IMMR | BATU_BL_8M | BATU_VS | BATU_VP) 468*5e918a98SKim Phillips #define CFG_DBAT2L CFG_IBAT2L 469*5e918a98SKim Phillips #define CFG_DBAT2U CFG_IBAT2U 470*5e918a98SKim Phillips 471*5e918a98SKim Phillips /* L2 Switch: cache-inhibit and guarded */ 472*5e918a98SKim Phillips #define CFG_IBAT3L (CFG_VSC7385_BASE | BATL_PP_10 | \ 473*5e918a98SKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 474*5e918a98SKim Phillips #define CFG_IBAT3U (CFG_VSC7385_BASE | BATU_BL_128K | BATU_VS | BATU_VP) 475*5e918a98SKim Phillips #define CFG_DBAT3L CFG_IBAT3L 476*5e918a98SKim Phillips #define CFG_DBAT3U CFG_IBAT3U 477*5e918a98SKim Phillips 478*5e918a98SKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 479*5e918a98SKim Phillips #define CFG_IBAT4L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 480*5e918a98SKim Phillips #define CFG_IBAT4U (CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 481*5e918a98SKim Phillips #define CFG_DBAT4L (CFG_FLASH_BASE | BATL_PP_10 | \ 482*5e918a98SKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 483*5e918a98SKim Phillips #define CFG_DBAT4U CFG_IBAT4U 484*5e918a98SKim Phillips 485*5e918a98SKim Phillips /* Stack in dcache: cacheable, no memory coherence */ 486*5e918a98SKim Phillips #define CFG_IBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_10) 487*5e918a98SKim Phillips #define CFG_IBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 488*5e918a98SKim Phillips #define CFG_DBAT5L CFG_IBAT5L 489*5e918a98SKim Phillips #define CFG_DBAT5U CFG_IBAT5U 490*5e918a98SKim Phillips 491*5e918a98SKim Phillips #ifdef CONFIG_PCI 492*5e918a98SKim Phillips /* PCI MEM space: cacheable */ 493*5e918a98SKim Phillips #define CFG_IBAT6L (CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 494*5e918a98SKim Phillips #define CFG_IBAT6U (CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 495*5e918a98SKim Phillips #define CFG_DBAT6L CFG_IBAT6L 496*5e918a98SKim Phillips #define CFG_DBAT6U CFG_IBAT6U 497*5e918a98SKim Phillips /* PCI MMIO space: cache-inhibit and guarded */ 498*5e918a98SKim Phillips #define CFG_IBAT7L (CFG_PCI_MMIO_PHYS | BATL_PP_10 | \ 499*5e918a98SKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 500*5e918a98SKim Phillips #define CFG_IBAT7U (CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 501*5e918a98SKim Phillips #define CFG_DBAT7L CFG_IBAT7L 502*5e918a98SKim Phillips #define CFG_DBAT7U CFG_IBAT7U 503*5e918a98SKim Phillips #else 504*5e918a98SKim Phillips #define CFG_IBAT6L (0) 505*5e918a98SKim Phillips #define CFG_IBAT6U (0) 506*5e918a98SKim Phillips #define CFG_IBAT7L (0) 507*5e918a98SKim Phillips #define CFG_IBAT7U (0) 508*5e918a98SKim Phillips #define CFG_DBAT6L CFG_IBAT6L 509*5e918a98SKim Phillips #define CFG_DBAT6U CFG_IBAT6U 510*5e918a98SKim Phillips #define CFG_DBAT7L CFG_IBAT7L 511*5e918a98SKim Phillips #define CFG_DBAT7U CFG_IBAT7U 512*5e918a98SKim Phillips #endif 513*5e918a98SKim Phillips 514*5e918a98SKim Phillips /* 515*5e918a98SKim Phillips * Internal Definitions 516*5e918a98SKim Phillips * 517*5e918a98SKim Phillips * Boot Flags 518*5e918a98SKim Phillips */ 519*5e918a98SKim Phillips #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 520*5e918a98SKim Phillips #define BOOTFLAG_WARM 0x02 /* Software reboot */ 521*5e918a98SKim Phillips 522*5e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB) 523*5e918a98SKim Phillips #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 524*5e918a98SKim Phillips #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 525*5e918a98SKim Phillips #endif 526*5e918a98SKim Phillips 527*5e918a98SKim Phillips /* 528*5e918a98SKim Phillips * Environment Configuration 529*5e918a98SKim Phillips */ 530*5e918a98SKim Phillips #define CONFIG_ENV_OVERWRITE 531*5e918a98SKim Phillips 532*5e918a98SKim Phillips #define CONFIG_HAS_ETH0 /* add support for "ethaddr" */ 533*5e918a98SKim Phillips #define CONFIG_ETHADDR 00:04:9f:ef:04:01 534*5e918a98SKim Phillips #define CONFIG_HAS_ETH1 /* add support for "eth1addr" */ 535*5e918a98SKim Phillips #define CONFIG_ETH1ADDR 00:04:9f:ef:04:02 536*5e918a98SKim Phillips 537*5e918a98SKim Phillips #define CONFIG_IPADDR 10.0.0.2 538*5e918a98SKim Phillips #define CONFIG_SERVERIP 10.0.0.1 539*5e918a98SKim Phillips #define CONFIG_GATEWAYIP 10.0.0.1 540*5e918a98SKim Phillips #define CONFIG_NETMASK 255.0.0.0 541*5e918a98SKim Phillips #define CONFIG_NETDEV eth1 542*5e918a98SKim Phillips 543*5e918a98SKim Phillips #define CONFIG_HOSTNAME mpc837x_rdb 544*5e918a98SKim Phillips #define CONFIG_ROOTPATH /nfsroot 545*5e918a98SKim Phillips #define CONFIG_RAMDISKFILE rootfs.ext2.gz.uboot 546*5e918a98SKim Phillips #define CONFIG_BOOTFILE uImage 547*5e918a98SKim Phillips #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 548*5e918a98SKim Phillips #define CONFIG_FDTFILE mpc837x_rdb.dtb 549*5e918a98SKim Phillips 550*5e918a98SKim Phillips #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 551*5e918a98SKim Phillips #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */ 552*5e918a98SKim Phillips #define CONFIG_BAUDRATE 115200 553*5e918a98SKim Phillips 554*5e918a98SKim Phillips #define XMK_STR(x) #x 555*5e918a98SKim Phillips #define MK_STR(x) XMK_STR(x) 556*5e918a98SKim Phillips 557*5e918a98SKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \ 558*5e918a98SKim Phillips "netdev=" MK_STR(CONFIG_NETDEV) "\0" \ 559*5e918a98SKim Phillips "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 560*5e918a98SKim Phillips "tftpflash=tftp $loadaddr $uboot;" \ 561*5e918a98SKim Phillips "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 562*5e918a98SKim Phillips "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 563*5e918a98SKim Phillips "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 564*5e918a98SKim Phillips "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 565*5e918a98SKim Phillips "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 566*5e918a98SKim Phillips "fdtaddr=400000\0" \ 567*5e918a98SKim Phillips "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \ 568*5e918a98SKim Phillips "ramdiskaddr=1000000\0" \ 569*5e918a98SKim Phillips "ramdiskfile=" MK_STR(CONFIG_RAMDISKFILE) "\0" \ 570*5e918a98SKim Phillips "console=ttyS0\0" \ 571*5e918a98SKim Phillips "setbootargs=setenv bootargs " \ 572*5e918a98SKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ 573*5e918a98SKim Phillips "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ 574*5e918a98SKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 575*5e918a98SKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" 576*5e918a98SKim Phillips 577*5e918a98SKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 578*5e918a98SKim Phillips "setenv rootdev /dev/nfs;" \ 579*5e918a98SKim Phillips "run setbootargs;" \ 580*5e918a98SKim Phillips "run setipargs;" \ 581*5e918a98SKim Phillips "tftp $loadaddr $bootfile;" \ 582*5e918a98SKim Phillips "tftp $fdtaddr $fdtfile;" \ 583*5e918a98SKim Phillips "bootm $loadaddr - $fdtaddr" 584*5e918a98SKim Phillips 585*5e918a98SKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 586*5e918a98SKim Phillips "setenv rootdev /dev/ram;" \ 587*5e918a98SKim Phillips "run setbootargs;" \ 588*5e918a98SKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 589*5e918a98SKim Phillips "tftp $loadaddr $bootfile;" \ 590*5e918a98SKim Phillips "tftp $fdtaddr $fdtfile;" \ 591*5e918a98SKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 592*5e918a98SKim Phillips 593*5e918a98SKim Phillips #undef MK_STR 594*5e918a98SKim Phillips #undef XMK_STR 595*5e918a98SKim Phillips 596*5e918a98SKim Phillips #endif /* __CONFIG_H */ 597