15e918a98SKim Phillips /* 25e918a98SKim Phillips * Copyright (C) 2007 Freescale Semiconductor, Inc. 35e918a98SKim Phillips * Kevin Lam <kevin.lam@freescale.com> 45e918a98SKim Phillips * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> 55e918a98SKim Phillips * 65e918a98SKim Phillips * This program is free software; you can redistribute it and/or 75e918a98SKim Phillips * modify it under the terms of the GNU General Public License as 85e918a98SKim Phillips * published by the Free Software Foundation; either version 2 of 95e918a98SKim Phillips * the License, or (at your option) any later version. 105e918a98SKim Phillips * 115e918a98SKim Phillips * This program is distributed in the hope that it will be useful, 125e918a98SKim Phillips * but WITHOUT ANY WARRANTY; without even the implied warranty of 135e918a98SKim Phillips * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 145e918a98SKim Phillips * GNU General Public License for more details. 155e918a98SKim Phillips * 165e918a98SKim Phillips * You should have received a copy of the GNU General Public License 175e918a98SKim Phillips * along with this program; if not, write to the Free Software 185e918a98SKim Phillips * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 195e918a98SKim Phillips * MA 02111-1307 USA 205e918a98SKim Phillips */ 215e918a98SKim Phillips 225e918a98SKim Phillips #ifndef __CONFIG_H 235e918a98SKim Phillips #define __CONFIG_H 245e918a98SKim Phillips 255e918a98SKim Phillips /* 265e918a98SKim Phillips * High Level Configuration Options 275e918a98SKim Phillips */ 285e918a98SKim Phillips #define CONFIG_E300 1 /* E300 family */ 295e918a98SKim Phillips #define CONFIG_MPC83XX 1 /* MPC83XX family */ 305e918a98SKim Phillips #define CONFIG_MPC837X 1 /* MPC837X CPU specific */ 315e918a98SKim Phillips #define CONFIG_MPC837XERDB 1 325e918a98SKim Phillips 335e918a98SKim Phillips #define CONFIG_PCI 1 345e918a98SKim Phillips 355e918a98SKim Phillips /* 365e918a98SKim Phillips * System Clock Setup 375e918a98SKim Phillips */ 385e918a98SKim Phillips #ifdef CONFIG_PCISLAVE 395e918a98SKim Phillips #define CONFIG_83XX_PCICLK 66666667 /* in HZ */ 405e918a98SKim Phillips #else 415e918a98SKim Phillips #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 425e918a98SKim Phillips #define CONFIG_83XX_GENERIC_PCI 1 435e918a98SKim Phillips #endif 445e918a98SKim Phillips 455e918a98SKim Phillips #ifndef CONFIG_SYS_CLK_FREQ 465e918a98SKim Phillips #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 475e918a98SKim Phillips #endif 485e918a98SKim Phillips 495e918a98SKim Phillips /* 505e918a98SKim Phillips * Hardware Reset Configuration Word 515e918a98SKim Phillips */ 525e918a98SKim Phillips #define CFG_HRCW_LOW (\ 535e918a98SKim Phillips HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 545e918a98SKim Phillips HRCWL_DDR_TO_SCB_CLK_1X1 |\ 555e918a98SKim Phillips HRCWL_SVCOD_DIV_2 |\ 565e918a98SKim Phillips HRCWL_CSB_TO_CLKIN_5X1 |\ 575e918a98SKim Phillips HRCWL_CORE_TO_CSB_2X1) 585e918a98SKim Phillips 595e918a98SKim Phillips #ifdef CONFIG_PCISLAVE 605e918a98SKim Phillips #define CFG_HRCW_HIGH (\ 615e918a98SKim Phillips HRCWH_PCI_AGENT |\ 625e918a98SKim Phillips HRCWH_PCI1_ARBITER_DISABLE |\ 635e918a98SKim Phillips HRCWH_CORE_ENABLE |\ 645e918a98SKim Phillips HRCWH_FROM_0XFFF00100 |\ 655e918a98SKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 665e918a98SKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 675e918a98SKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 685e918a98SKim Phillips HRCWH_RL_EXT_LEGACY |\ 695e918a98SKim Phillips HRCWH_TSEC1M_IN_RGMII |\ 705e918a98SKim Phillips HRCWH_TSEC2M_IN_RGMII |\ 715e918a98SKim Phillips HRCWH_BIG_ENDIAN |\ 725e918a98SKim Phillips HRCWH_LDP_CLEAR) 735e918a98SKim Phillips #else 745e918a98SKim Phillips #define CFG_HRCW_HIGH (\ 755e918a98SKim Phillips HRCWH_PCI_HOST |\ 765e918a98SKim Phillips HRCWH_PCI1_ARBITER_ENABLE |\ 775e918a98SKim Phillips HRCWH_CORE_ENABLE |\ 785e918a98SKim Phillips HRCWH_FROM_0X00000100 |\ 795e918a98SKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 805e918a98SKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 815e918a98SKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 825e918a98SKim Phillips HRCWH_RL_EXT_LEGACY |\ 835e918a98SKim Phillips HRCWH_TSEC1M_IN_RGMII |\ 845e918a98SKim Phillips HRCWH_TSEC2M_IN_RGMII |\ 855e918a98SKim Phillips HRCWH_BIG_ENDIAN |\ 865e918a98SKim Phillips HRCWH_LDP_CLEAR) 875e918a98SKim Phillips #endif 885e918a98SKim Phillips 895e918a98SKim Phillips /* System performance - define the value i.e. CFG_XXX 905e918a98SKim Phillips */ 915e918a98SKim Phillips 925e918a98SKim Phillips /* Arbiter Configuration Register */ 935e918a98SKim Phillips #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 945e918a98SKim Phillips #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 955e918a98SKim Phillips 965e918a98SKim Phillips /* System Priority Control Regsiter */ 975e918a98SKim Phillips #define CFG_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */ 985e918a98SKim Phillips 995e918a98SKim Phillips /* System Clock Configuration Register */ 1005e918a98SKim Phillips #define CFG_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */ 1015e918a98SKim Phillips #define CFG_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */ 1025e918a98SKim Phillips #define CFG_SCCR_SATACM SCCR_SATACM_1 /* SATA1-4 clock mode (0-3) */ 1035e918a98SKim Phillips 1045e918a98SKim Phillips /* 1055e918a98SKim Phillips * System IO Config 1065e918a98SKim Phillips */ 1075e918a98SKim Phillips #define CFG_SICRH 0x08200000 1085e918a98SKim Phillips #define CFG_SICRL 0x00000000 1095e918a98SKim Phillips 1105e918a98SKim Phillips /* 1115e918a98SKim Phillips * Output Buffer Impedance 1125e918a98SKim Phillips */ 1135e918a98SKim Phillips #define CFG_OBIR 0x30100000 1145e918a98SKim Phillips 1155e918a98SKim Phillips /* 1165e918a98SKim Phillips * IMMR new address 1175e918a98SKim Phillips */ 1185e918a98SKim Phillips #define CFG_IMMR 0xE0000000 1195e918a98SKim Phillips 1205e918a98SKim Phillips /* 1215e918a98SKim Phillips * DDR Setup 1225e918a98SKim Phillips */ 1235e918a98SKim Phillips #define CFG_DDR_BASE 0x00000000 /* DDR is system memory */ 1245e918a98SKim Phillips #define CFG_SDRAM_BASE CFG_DDR_BASE 1255e918a98SKim Phillips #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 1265e918a98SKim Phillips #define CFG_DDR_SDRAM_CLK_CNTL 0x03000000 1275e918a98SKim Phillips #define CFG_83XX_DDR_USES_CS0 1285e918a98SKim Phillips 1295e918a98SKim Phillips #define CFG_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN) 1305e918a98SKim Phillips 1315e918a98SKim Phillips #undef CONFIG_DDR_ECC /* support DDR ECC function */ 1325e918a98SKim Phillips #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 1335e918a98SKim Phillips 1345e918a98SKim Phillips #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 1355e918a98SKim Phillips 1365e918a98SKim Phillips /* 1375e918a98SKim Phillips * Manually set up DDR parameters 1385e918a98SKim Phillips */ 1395e918a98SKim Phillips #define CFG_DDR_SIZE 256 /* MB */ 1405e918a98SKim Phillips #define CFG_DDR_CS0_BNDS 0x0000000f 1415e918a98SKim Phillips #define CFG_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_ODT_WR_ACS \ 1425e918a98SKim Phillips | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 1435e918a98SKim Phillips 1445e918a98SKim Phillips #define CFG_DDR_TIMING_3 0x00000000 1455e918a98SKim Phillips #define CFG_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 1465e918a98SKim Phillips | (0 << TIMING_CFG0_WRT_SHIFT) \ 1475e918a98SKim Phillips | (0 << TIMING_CFG0_RRT_SHIFT) \ 1485e918a98SKim Phillips | (0 << TIMING_CFG0_WWT_SHIFT) \ 1495e918a98SKim Phillips | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 1505e918a98SKim Phillips | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 1515e918a98SKim Phillips | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 1525e918a98SKim Phillips | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 1535e918a98SKim Phillips /* 0x00220802 */ 1545e918a98SKim Phillips /* 0x00260802 */ /* DDR400 */ 1555e918a98SKim Phillips #define CFG_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 1565e918a98SKim Phillips | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1575e918a98SKim Phillips | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 1585e918a98SKim Phillips | (7 << TIMING_CFG1_CASLAT_SHIFT) \ 1595e918a98SKim Phillips | (13 << TIMING_CFG1_REFREC_SHIFT) \ 1605e918a98SKim Phillips | (3 << TIMING_CFG1_WRREC_SHIFT) \ 1615e918a98SKim Phillips | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 1625e918a98SKim Phillips | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1635e918a98SKim Phillips /* 0x3935d322 */ 1645e918a98SKim Phillips /* 0x3937d322 */ 1655e918a98SKim Phillips #define CFG_DDR_TIMING_2 0x02984cc8 1665e918a98SKim Phillips 1675e918a98SKim Phillips #define CFG_DDR_INTERVAL ((1545 << SDRAM_INTERVAL_REFINT_SHIFT) \ 1685e918a98SKim Phillips | (256 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 1695e918a98SKim Phillips /* 0x06090100 */ 1705e918a98SKim Phillips 1715e918a98SKim Phillips #if defined(CONFIG_DDR_2T_TIMING) 1725e918a98SKim Phillips #define CFG_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 1735e918a98SKim Phillips | 3 << SDRAM_CFG_SDRAM_TYPE_SHIFT \ 1745e918a98SKim Phillips | SDRAM_CFG_2T_EN \ 1755e918a98SKim Phillips | SDRAM_CFG_DBW_32) 1765e918a98SKim Phillips #else 1775e918a98SKim Phillips #define CFG_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 1785e918a98SKim Phillips | 3 << SDRAM_CFG_SDRAM_TYPE_SHIFT) 1795e918a98SKim Phillips /* 0x43000000 */ 1805e918a98SKim Phillips #endif 1815e918a98SKim Phillips #define CFG_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 1825e918a98SKim Phillips #define CFG_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \ 1835e918a98SKim Phillips | (0x0442 << SDRAM_MODE_SD_SHIFT)) 1845e918a98SKim Phillips /* 0x04400442 */ /* DDR400 */ 1855e918a98SKim Phillips #define CFG_DDR_MODE2 0x00000000; 1865e918a98SKim Phillips 1875e918a98SKim Phillips /* 1885e918a98SKim Phillips * Memory test 1895e918a98SKim Phillips */ 1905e918a98SKim Phillips #undef CFG_DRAM_TEST /* memory test, takes time */ 1915e918a98SKim Phillips #define CFG_MEMTEST_START 0x00040000 /* memtest region */ 1925e918a98SKim Phillips #define CFG_MEMTEST_END 0x0ef70010 1935e918a98SKim Phillips 1945e918a98SKim Phillips /* 1955e918a98SKim Phillips * The reserved memory 1965e918a98SKim Phillips */ 1975e918a98SKim Phillips #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 1985e918a98SKim Phillips 1995e918a98SKim Phillips #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 2005e918a98SKim Phillips #define CFG_RAMBOOT 2015e918a98SKim Phillips #else 2025e918a98SKim Phillips #undef CFG_RAMBOOT 2035e918a98SKim Phillips #endif 2045e918a98SKim Phillips 2055e918a98SKim Phillips #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2065e918a98SKim Phillips #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 2075e918a98SKim Phillips 2085e918a98SKim Phillips /* 2095e918a98SKim Phillips * Initial RAM Base Address Setup 2105e918a98SKim Phillips */ 2115e918a98SKim Phillips #define CFG_INIT_RAM_LOCK 1 2125e918a98SKim Phillips #define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 2135e918a98SKim Phillips #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */ 2145e918a98SKim Phillips #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 2155e918a98SKim Phillips #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 2165e918a98SKim Phillips 2175e918a98SKim Phillips /* 2185e918a98SKim Phillips * Local Bus Configuration & Clock Setup 2195e918a98SKim Phillips */ 2205e918a98SKim Phillips #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_8) 2215e918a98SKim Phillips #define CFG_LBC_LBCR 0x00000000 2225e918a98SKim Phillips 2235e918a98SKim Phillips /* 2245e918a98SKim Phillips * FLASH on the Local Bus 2255e918a98SKim Phillips */ 2265e918a98SKim Phillips #define CFG_FLASH_CFI /* use the Common Flash Interface */ 2275e918a98SKim Phillips #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 2285e918a98SKim Phillips #define CFG_FLASH_BASE 0xFE000000 /* FLASH base address */ 2295e918a98SKim Phillips #define CFG_FLASH_SIZE 8 /* max FLASH size is 32M */ 2305e918a98SKim Phillips 2315e918a98SKim Phillips #define CFG_FLASH_EMPTY_INFO /* display empty sectors */ 2325e918a98SKim Phillips #define CFG_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */ 2335e918a98SKim Phillips 2345e918a98SKim Phillips #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */ 2355e918a98SKim Phillips #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ 2365e918a98SKim Phillips 2375e918a98SKim Phillips #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* Flash Base address */ \ 2385e918a98SKim Phillips (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 2395e918a98SKim Phillips BR_V) /* valid */ 2405e918a98SKim Phillips #define CFG_OR0_PRELIM (0xFF800000 /* 8 MByte */ \ 2415e918a98SKim Phillips | OR_GPCM_XACS \ 2425e918a98SKim Phillips | OR_GPCM_SCY_9 \ 2435e918a98SKim Phillips | OR_GPCM_EHTR \ 2445e918a98SKim Phillips | OR_GPCM_EAD) 2455e918a98SKim Phillips /* 0xFF806FF7 TODO SLOW 8 MB flash size */ 2465e918a98SKim Phillips 2475e918a98SKim Phillips #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 2485e918a98SKim Phillips #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */ 2495e918a98SKim Phillips 2505e918a98SKim Phillips #undef CFG_FLASH_CHECKSUM 2515e918a98SKim Phillips #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2525e918a98SKim Phillips #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2535e918a98SKim Phillips 2545e918a98SKim Phillips #define CFG_VSC7385_BASE 0xF0000000 2555e918a98SKim Phillips 2565e918a98SKim Phillips /* VSC7385 Gigabit Switch support */ 2575e918a98SKim Phillips #define CONFIG_VSC7385_ENET 2585e918a98SKim Phillips #define CFG_BR2_PRELIM 0xf0000801 /* Base address */ 2595e918a98SKim Phillips #define CFG_OR2_PRELIM 0xfffe09ff /* 128K bytes*/ 2605e918a98SKim Phillips #define CFG_LBLAWBAR2_PRELIM CFG_VSC7385_BASE /* Access Base */ 2615e918a98SKim Phillips #define CFG_LBLAWAR2_PRELIM 0x80000010 /* Access Size 128K */ 2625e918a98SKim Phillips 2635e918a98SKim Phillips /* 2645e918a98SKim Phillips * Serial Port 2655e918a98SKim Phillips */ 2665e918a98SKim Phillips #define CONFIG_CONS_INDEX 1 2675e918a98SKim Phillips #undef CONFIG_SERIAL_SOFTWARE_FIFO 2685e918a98SKim Phillips #define CFG_NS16550 2695e918a98SKim Phillips #define CFG_NS16550_SERIAL 2705e918a98SKim Phillips #define CFG_NS16550_REG_SIZE 1 2715e918a98SKim Phillips #define CFG_NS16550_CLK get_bus_freq(0) 2725e918a98SKim Phillips 2735e918a98SKim Phillips #define CFG_BAUDRATE_TABLE \ 2745e918a98SKim Phillips {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 2755e918a98SKim Phillips 2765e918a98SKim Phillips #define CFG_NS16550_COM1 (CFG_IMMR+0x4500) 2775e918a98SKim Phillips #define CFG_NS16550_COM2 (CFG_IMMR+0x4600) 2785e918a98SKim Phillips 2795e918a98SKim Phillips /* Use the HUSH parser */ 2805e918a98SKim Phillips #define CFG_HUSH_PARSER 2815e918a98SKim Phillips #ifdef CFG_HUSH_PARSER 2825e918a98SKim Phillips #define CFG_PROMPT_HUSH_PS2 "> " 2835e918a98SKim Phillips #endif 2845e918a98SKim Phillips 2855e918a98SKim Phillips /* Pass open firmware flat tree */ 2865e918a98SKim Phillips #define CONFIG_OF_LIBFDT 1 2875e918a98SKim Phillips #define CONFIG_OF_BOARD_SETUP 1 2885e918a98SKim Phillips 2895e918a98SKim Phillips /* I2C */ 2905e918a98SKim Phillips #define CONFIG_HARD_I2C /* I2C with hardware support */ 2915e918a98SKim Phillips #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2925e918a98SKim Phillips #define CONFIG_FSL_I2C 2935e918a98SKim Phillips #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 2945e918a98SKim Phillips #define CFG_I2C_SLAVE 0x7F 2955e918a98SKim Phillips #define CFG_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 2965e918a98SKim Phillips #define CFG_I2C_OFFSET 0x3000 2975e918a98SKim Phillips #define CFG_I2C2_OFFSET 0x3100 2985e918a98SKim Phillips 2995e918a98SKim Phillips /* 3005e918a98SKim Phillips * Config on-board RTC 3015e918a98SKim Phillips */ 3025e918a98SKim Phillips #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3035e918a98SKim Phillips #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 3045e918a98SKim Phillips 3055e918a98SKim Phillips /* 3065e918a98SKim Phillips * General PCI 3075e918a98SKim Phillips * Addresses are mapped 1-1. 3085e918a98SKim Phillips */ 3095e918a98SKim Phillips #define CFG_PCI_MEM_BASE 0x80000000 3105e918a98SKim Phillips #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE 3115e918a98SKim Phillips #define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */ 3125e918a98SKim Phillips #define CFG_PCI_MMIO_BASE 0x90000000 3135e918a98SKim Phillips #define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE 3145e918a98SKim Phillips #define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3155e918a98SKim Phillips #define CFG_PCI_IO_BASE 0xE0300000 3165e918a98SKim Phillips #define CFG_PCI_IO_PHYS 0xE0300000 3175e918a98SKim Phillips #define CFG_PCI_IO_SIZE 0x100000 /* 1M */ 3185e918a98SKim Phillips 3195e918a98SKim Phillips #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE 3205e918a98SKim Phillips #define CFG_PCI_SLV_MEM_BUS 0x00000000 3215e918a98SKim Phillips #define CFG_PCI_SLV_MEM_SIZE 0x80000000 3225e918a98SKim Phillips 3235e918a98SKim Phillips #ifdef CONFIG_PCI 3245e918a98SKim Phillips #define CONFIG_NET_MULTI 3255e918a98SKim Phillips #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3265e918a98SKim Phillips 3275e918a98SKim Phillips #undef CONFIG_EEPRO100 3285e918a98SKim Phillips #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3295e918a98SKim Phillips #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 3305e918a98SKim Phillips #endif /* CONFIG_PCI */ 3315e918a98SKim Phillips 3325e918a98SKim Phillips #ifndef CONFIG_NET_MULTI 3335e918a98SKim Phillips #define CONFIG_NET_MULTI 1 3345e918a98SKim Phillips #endif 3355e918a98SKim Phillips 3365e918a98SKim Phillips /* 3375e918a98SKim Phillips * TSEC 3385e918a98SKim Phillips */ 3395e918a98SKim Phillips #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 3405e918a98SKim Phillips #define CFG_TSEC1_OFFSET 0x24000 3415e918a98SKim Phillips #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET) 3425e918a98SKim Phillips #define CFG_TSEC2_OFFSET 0x25000 3435e918a98SKim Phillips #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET) 3445e918a98SKim Phillips 3455e918a98SKim Phillips /* 3465e918a98SKim Phillips * TSEC ethernet configuration 3475e918a98SKim Phillips */ 3485e918a98SKim Phillips #define CONFIG_GMII 1 /* MII PHY management */ 3495e918a98SKim Phillips #define CONFIG_TSEC1 1 3505e918a98SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 3515e918a98SKim Phillips #define CONFIG_TSEC2 1 3525e918a98SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 3535e918a98SKim Phillips #define TSEC1_PHY_ADDR 2 3545e918a98SKim Phillips #define TSEC2_PHY_ADDR 0x1c 3555e918a98SKim Phillips #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3565e918a98SKim Phillips #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3575e918a98SKim Phillips #define TSEC1_PHYIDX 0 3585e918a98SKim Phillips #define TSEC2_PHYIDX 0 3595e918a98SKim Phillips 3605e918a98SKim Phillips 3615e918a98SKim Phillips /* Options are: TSEC[0-1] */ 3625e918a98SKim Phillips #define CONFIG_ETHPRIME "TSEC0" 3635e918a98SKim Phillips 3645e918a98SKim Phillips /* 3655e918a98SKim Phillips * Environment 3665e918a98SKim Phillips */ 3675e918a98SKim Phillips #ifndef CFG_RAMBOOT 3685e918a98SKim Phillips #define CFG_ENV_IS_IN_FLASH 1 3695e918a98SKim Phillips #define CFG_ENV_ADDR (CFG_MONITOR_BASE+CFG_MONITOR_LEN) 3705e918a98SKim Phillips #define CFG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */ 3715e918a98SKim Phillips #define CFG_ENV_SIZE 0x4000 3725e918a98SKim Phillips #else 3735e918a98SKim Phillips #define CFG_NO_FLASH 1 /* Flash is not usable now */ 3745e918a98SKim Phillips #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3755e918a98SKim Phillips #define CFG_ENV_ADDR (CFG_MONITOR_BASE-0x1000) 3765e918a98SKim Phillips #define CFG_ENV_SIZE 0x2000 3775e918a98SKim Phillips #endif 3785e918a98SKim Phillips 3795e918a98SKim Phillips #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3805e918a98SKim Phillips #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3815e918a98SKim Phillips 3825e918a98SKim Phillips /* 3835e918a98SKim Phillips * BOOTP options 3845e918a98SKim Phillips */ 3855e918a98SKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE 3865e918a98SKim Phillips #define CONFIG_BOOTP_BOOTPATH 3875e918a98SKim Phillips #define CONFIG_BOOTP_GATEWAY 3885e918a98SKim Phillips #define CONFIG_BOOTP_HOSTNAME 3895e918a98SKim Phillips 3905e918a98SKim Phillips 3915e918a98SKim Phillips /* 3925e918a98SKim Phillips * Command line configuration. 3935e918a98SKim Phillips */ 3945e918a98SKim Phillips #include <config_cmd_default.h> 3955e918a98SKim Phillips 3965e918a98SKim Phillips #define CONFIG_CMD_PING 3975e918a98SKim Phillips #define CONFIG_CMD_I2C 3985e918a98SKim Phillips #define CONFIG_CMD_MII 3995e918a98SKim Phillips #define CONFIG_CMD_DATE 4005e918a98SKim Phillips 4015e918a98SKim Phillips #if defined(CONFIG_PCI) 4025e918a98SKim Phillips #define CONFIG_CMD_PCI 4035e918a98SKim Phillips #endif 4045e918a98SKim Phillips 4055e918a98SKim Phillips #if defined(CFG_RAMBOOT) 4065e918a98SKim Phillips #undef CONFIG_CMD_ENV 4075e918a98SKim Phillips #undef CONFIG_CMD_LOADS 4085e918a98SKim Phillips #endif 4095e918a98SKim Phillips 4105e918a98SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 4115e918a98SKim Phillips 4125e918a98SKim Phillips #undef CONFIG_WATCHDOG /* watchdog disabled */ 4135e918a98SKim Phillips 4145e918a98SKim Phillips /* 4155e918a98SKim Phillips * Miscellaneous configurable options 4165e918a98SKim Phillips */ 4175e918a98SKim Phillips #define CFG_LONGHELP /* undef to save memory */ 4185e918a98SKim Phillips #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 4195e918a98SKim Phillips #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 4205e918a98SKim Phillips 4215e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB) 4225e918a98SKim Phillips #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 4235e918a98SKim Phillips #else 4245e918a98SKim Phillips #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 4255e918a98SKim Phillips #endif 4265e918a98SKim Phillips 4275e918a98SKim Phillips #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 4285e918a98SKim Phillips #define CFG_MAXARGS 16 /* max number of command args */ 4295e918a98SKim Phillips #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 4305e918a98SKim Phillips #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 4315e918a98SKim Phillips 4325e918a98SKim Phillips /* 4335e918a98SKim Phillips * For booting Linux, the board info and command line data 4345e918a98SKim Phillips * have to be in the first 8 MB of memory, since this is 4355e918a98SKim Phillips * the maximum mapped by the Linux kernel during initialization. 4365e918a98SKim Phillips */ 4375e918a98SKim Phillips #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 4385e918a98SKim Phillips 4395e918a98SKim Phillips /* 4405e918a98SKim Phillips * Core HID Setup 4415e918a98SKim Phillips */ 4425e918a98SKim Phillips #define CFG_HID0_INIT 0x000000000 4435e918a98SKim Phillips #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 4445e918a98SKim Phillips #define CFG_HID2 HID2_HBE 4455e918a98SKim Phillips 4465e918a98SKim Phillips /* 4475e918a98SKim Phillips * MMU Setup 4485e918a98SKim Phillips */ 4495e918a98SKim Phillips 4505e918a98SKim Phillips /* DDR: cache cacheable */ 4515e918a98SKim Phillips #define CFG_SDRAM_LOWER CFG_SDRAM_BASE 4525e918a98SKim Phillips #define CFG_SDRAM_UPPER (CFG_SDRAM_BASE + 0x10000000) 4535e918a98SKim Phillips 4545e918a98SKim Phillips #define CFG_IBAT0L (CFG_SDRAM_LOWER | BATL_PP_10 | BATL_MEMCOHERENCE) 4555e918a98SKim Phillips #define CFG_IBAT0U (CFG_SDRAM_LOWER | BATU_BL_256M | BATU_VS | BATU_VP) 4565e918a98SKim Phillips #define CFG_DBAT0L CFG_IBAT0L 4575e918a98SKim Phillips #define CFG_DBAT0U CFG_IBAT0U 4585e918a98SKim Phillips 4595e918a98SKim Phillips #define CFG_IBAT1L (CFG_SDRAM_UPPER | BATL_PP_10 | BATL_MEMCOHERENCE) 4605e918a98SKim Phillips #define CFG_IBAT1U (CFG_SDRAM_UPPER | BATU_BL_256M | BATU_VS | BATU_VP) 4615e918a98SKim Phillips #define CFG_DBAT1L CFG_IBAT1L 4625e918a98SKim Phillips #define CFG_DBAT1U CFG_IBAT1U 4635e918a98SKim Phillips 4645e918a98SKim Phillips /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 4655e918a98SKim Phillips #define CFG_IBAT2L (CFG_IMMR | BATL_PP_10 | \ 4665e918a98SKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4675e918a98SKim Phillips #define CFG_IBAT2U (CFG_IMMR | BATU_BL_8M | BATU_VS | BATU_VP) 4685e918a98SKim Phillips #define CFG_DBAT2L CFG_IBAT2L 4695e918a98SKim Phillips #define CFG_DBAT2U CFG_IBAT2U 4705e918a98SKim Phillips 4715e918a98SKim Phillips /* L2 Switch: cache-inhibit and guarded */ 4725e918a98SKim Phillips #define CFG_IBAT3L (CFG_VSC7385_BASE | BATL_PP_10 | \ 4735e918a98SKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4745e918a98SKim Phillips #define CFG_IBAT3U (CFG_VSC7385_BASE | BATU_BL_128K | BATU_VS | BATU_VP) 4755e918a98SKim Phillips #define CFG_DBAT3L CFG_IBAT3L 4765e918a98SKim Phillips #define CFG_DBAT3U CFG_IBAT3U 4775e918a98SKim Phillips 4785e918a98SKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 4795e918a98SKim Phillips #define CFG_IBAT4L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 4805e918a98SKim Phillips #define CFG_IBAT4U (CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 4815e918a98SKim Phillips #define CFG_DBAT4L (CFG_FLASH_BASE | BATL_PP_10 | \ 4825e918a98SKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4835e918a98SKim Phillips #define CFG_DBAT4U CFG_IBAT4U 4845e918a98SKim Phillips 4855e918a98SKim Phillips /* Stack in dcache: cacheable, no memory coherence */ 4865e918a98SKim Phillips #define CFG_IBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_10) 4875e918a98SKim Phillips #define CFG_IBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 4885e918a98SKim Phillips #define CFG_DBAT5L CFG_IBAT5L 4895e918a98SKim Phillips #define CFG_DBAT5U CFG_IBAT5U 4905e918a98SKim Phillips 4915e918a98SKim Phillips #ifdef CONFIG_PCI 4925e918a98SKim Phillips /* PCI MEM space: cacheable */ 4935e918a98SKim Phillips #define CFG_IBAT6L (CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 4945e918a98SKim Phillips #define CFG_IBAT6U (CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 4955e918a98SKim Phillips #define CFG_DBAT6L CFG_IBAT6L 4965e918a98SKim Phillips #define CFG_DBAT6U CFG_IBAT6U 4975e918a98SKim Phillips /* PCI MMIO space: cache-inhibit and guarded */ 4985e918a98SKim Phillips #define CFG_IBAT7L (CFG_PCI_MMIO_PHYS | BATL_PP_10 | \ 4995e918a98SKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5005e918a98SKim Phillips #define CFG_IBAT7U (CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 5015e918a98SKim Phillips #define CFG_DBAT7L CFG_IBAT7L 5025e918a98SKim Phillips #define CFG_DBAT7U CFG_IBAT7U 5035e918a98SKim Phillips #else 5045e918a98SKim Phillips #define CFG_IBAT6L (0) 5055e918a98SKim Phillips #define CFG_IBAT6U (0) 5065e918a98SKim Phillips #define CFG_IBAT7L (0) 5075e918a98SKim Phillips #define CFG_IBAT7U (0) 5085e918a98SKim Phillips #define CFG_DBAT6L CFG_IBAT6L 5095e918a98SKim Phillips #define CFG_DBAT6U CFG_IBAT6U 5105e918a98SKim Phillips #define CFG_DBAT7L CFG_IBAT7L 5115e918a98SKim Phillips #define CFG_DBAT7U CFG_IBAT7U 5125e918a98SKim Phillips #endif 5135e918a98SKim Phillips 5145e918a98SKim Phillips /* 5155e918a98SKim Phillips * Internal Definitions 5165e918a98SKim Phillips * 5175e918a98SKim Phillips * Boot Flags 5185e918a98SKim Phillips */ 5195e918a98SKim Phillips #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 5205e918a98SKim Phillips #define BOOTFLAG_WARM 0x02 /* Software reboot */ 5215e918a98SKim Phillips 5225e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB) 5235e918a98SKim Phillips #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 5245e918a98SKim Phillips #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 5255e918a98SKim Phillips #endif 5265e918a98SKim Phillips 5275e918a98SKim Phillips /* 5285e918a98SKim Phillips * Environment Configuration 5295e918a98SKim Phillips */ 5305e918a98SKim Phillips #define CONFIG_ENV_OVERWRITE 5315e918a98SKim Phillips 5325e918a98SKim Phillips #define CONFIG_HAS_ETH0 /* add support for "ethaddr" */ 5335e918a98SKim Phillips #define CONFIG_ETHADDR 00:04:9f:ef:04:01 5345e918a98SKim Phillips #define CONFIG_HAS_ETH1 /* add support for "eth1addr" */ 5355e918a98SKim Phillips #define CONFIG_ETH1ADDR 00:04:9f:ef:04:02 5365e918a98SKim Phillips 5375e918a98SKim Phillips #define CONFIG_IPADDR 10.0.0.2 5385e918a98SKim Phillips #define CONFIG_SERVERIP 10.0.0.1 5395e918a98SKim Phillips #define CONFIG_GATEWAYIP 10.0.0.1 5405e918a98SKim Phillips #define CONFIG_NETMASK 255.0.0.0 5415e918a98SKim Phillips #define CONFIG_NETDEV eth1 5425e918a98SKim Phillips 5435e918a98SKim Phillips #define CONFIG_HOSTNAME mpc837x_rdb 5445e918a98SKim Phillips #define CONFIG_ROOTPATH /nfsroot 5455e918a98SKim Phillips #define CONFIG_RAMDISKFILE rootfs.ext2.gz.uboot 5465e918a98SKim Phillips #define CONFIG_BOOTFILE uImage 5475e918a98SKim Phillips #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 548*270fe261SKim Phillips #define CONFIG_FDTFILE mpc8379_rdb.dtb 5495e918a98SKim Phillips 5505e918a98SKim Phillips #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 5515e918a98SKim Phillips #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */ 5525e918a98SKim Phillips #define CONFIG_BAUDRATE 115200 5535e918a98SKim Phillips 5545e918a98SKim Phillips #define XMK_STR(x) #x 5555e918a98SKim Phillips #define MK_STR(x) XMK_STR(x) 5565e918a98SKim Phillips 5575e918a98SKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \ 5585e918a98SKim Phillips "netdev=" MK_STR(CONFIG_NETDEV) "\0" \ 5595e918a98SKim Phillips "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 5605e918a98SKim Phillips "tftpflash=tftp $loadaddr $uboot;" \ 5615e918a98SKim Phillips "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 5625e918a98SKim Phillips "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 5635e918a98SKim Phillips "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 5645e918a98SKim Phillips "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 5655e918a98SKim Phillips "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 5665e918a98SKim Phillips "fdtaddr=400000\0" \ 5675e918a98SKim Phillips "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \ 5685e918a98SKim Phillips "ramdiskaddr=1000000\0" \ 5695e918a98SKim Phillips "ramdiskfile=" MK_STR(CONFIG_RAMDISKFILE) "\0" \ 5705e918a98SKim Phillips "console=ttyS0\0" \ 5715e918a98SKim Phillips "setbootargs=setenv bootargs " \ 5725e918a98SKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ 5735e918a98SKim Phillips "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ 5745e918a98SKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5755e918a98SKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" 5765e918a98SKim Phillips 5775e918a98SKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 5785e918a98SKim Phillips "setenv rootdev /dev/nfs;" \ 5795e918a98SKim Phillips "run setbootargs;" \ 5805e918a98SKim Phillips "run setipargs;" \ 5815e918a98SKim Phillips "tftp $loadaddr $bootfile;" \ 5825e918a98SKim Phillips "tftp $fdtaddr $fdtfile;" \ 5835e918a98SKim Phillips "bootm $loadaddr - $fdtaddr" 5845e918a98SKim Phillips 5855e918a98SKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 5865e918a98SKim Phillips "setenv rootdev /dev/ram;" \ 5875e918a98SKim Phillips "run setbootargs;" \ 5885e918a98SKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 5895e918a98SKim Phillips "tftp $loadaddr $bootfile;" \ 5905e918a98SKim Phillips "tftp $fdtaddr $fdtfile;" \ 5915e918a98SKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 5925e918a98SKim Phillips 5935e918a98SKim Phillips #undef MK_STR 5945e918a98SKim Phillips #undef XMK_STR 5955e918a98SKim Phillips 5965e918a98SKim Phillips #endif /* __CONFIG_H */ 597