15e918a98SKim Phillips /* 25e918a98SKim Phillips * Copyright (C) 2007 Freescale Semiconductor, Inc. 35e918a98SKim Phillips * Kevin Lam <kevin.lam@freescale.com> 45e918a98SKim Phillips * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> 55e918a98SKim Phillips * 6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 75e918a98SKim Phillips */ 85e918a98SKim Phillips 95e918a98SKim Phillips #ifndef __CONFIG_H 105e918a98SKim Phillips #define __CONFIG_H 115e918a98SKim Phillips 125e918a98SKim Phillips /* 135e918a98SKim Phillips * High Level Configuration Options 145e918a98SKim Phillips */ 155e918a98SKim Phillips #define CONFIG_E300 1 /* E300 family */ 162c7920afSPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 172c7920afSPeter Tyser #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 185e918a98SKim Phillips #define CONFIG_MPC837XERDB 1 195e918a98SKim Phillips 202ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 212ae18241SWolfgang Denk 225e918a98SKim Phillips #define CONFIG_PCI 1 235e918a98SKim Phillips 242bd7460eSAnton Vorontsov #define CONFIG_BOARD_EARLY_INIT_F 2589c7784eSTimur Tabi #define CONFIG_MISC_INIT_R 26c9646ed7SAnton Vorontsov #define CONFIG_HWCONFIG 2789c7784eSTimur Tabi 2889c7784eSTimur Tabi /* 2989c7784eSTimur Tabi * On-board devices 3089c7784eSTimur Tabi */ 3189c7784eSTimur Tabi #define CONFIG_TSEC_ENET /* TSEC Ethernet support */ 3289c7784eSTimur Tabi #define CONFIG_VSC7385_ENET 3389c7784eSTimur Tabi 345e918a98SKim Phillips /* 355e918a98SKim Phillips * System Clock Setup 365e918a98SKim Phillips */ 375e918a98SKim Phillips #ifdef CONFIG_PCISLAVE 385e918a98SKim Phillips #define CONFIG_83XX_PCICLK 66666667 /* in HZ */ 395e918a98SKim Phillips #else 405e918a98SKim Phillips #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 41be9b56dfSKim Phillips #define CONFIG_PCIE 425e918a98SKim Phillips #endif 435e918a98SKim Phillips 445e918a98SKim Phillips #ifndef CONFIG_SYS_CLK_FREQ 455e918a98SKim Phillips #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 465e918a98SKim Phillips #endif 475e918a98SKim Phillips 485e918a98SKim Phillips /* 495e918a98SKim Phillips * Hardware Reset Configuration Word 505e918a98SKim Phillips */ 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 525e918a98SKim Phillips HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 535e918a98SKim Phillips HRCWL_DDR_TO_SCB_CLK_1X1 |\ 545e918a98SKim Phillips HRCWL_SVCOD_DIV_2 |\ 555e918a98SKim Phillips HRCWL_CSB_TO_CLKIN_5X1 |\ 565e918a98SKim Phillips HRCWL_CORE_TO_CSB_2X1) 575e918a98SKim Phillips 585e918a98SKim Phillips #ifdef CONFIG_PCISLAVE 596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 605e918a98SKim Phillips HRCWH_PCI_AGENT |\ 615e918a98SKim Phillips HRCWH_PCI1_ARBITER_DISABLE |\ 625e918a98SKim Phillips HRCWH_CORE_ENABLE |\ 635e918a98SKim Phillips HRCWH_FROM_0XFFF00100 |\ 645e918a98SKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 655e918a98SKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 665e918a98SKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 675e918a98SKim Phillips HRCWH_RL_EXT_LEGACY |\ 685e918a98SKim Phillips HRCWH_TSEC1M_IN_RGMII |\ 695e918a98SKim Phillips HRCWH_TSEC2M_IN_RGMII |\ 705e918a98SKim Phillips HRCWH_BIG_ENDIAN |\ 715e918a98SKim Phillips HRCWH_LDP_CLEAR) 725e918a98SKim Phillips #else 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 745e918a98SKim Phillips HRCWH_PCI_HOST |\ 755e918a98SKim Phillips HRCWH_PCI1_ARBITER_ENABLE |\ 765e918a98SKim Phillips HRCWH_CORE_ENABLE |\ 775e918a98SKim Phillips HRCWH_FROM_0X00000100 |\ 785e918a98SKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 795e918a98SKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 805e918a98SKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 815e918a98SKim Phillips HRCWH_RL_EXT_LEGACY |\ 825e918a98SKim Phillips HRCWH_TSEC1M_IN_RGMII |\ 835e918a98SKim Phillips HRCWH_TSEC2M_IN_RGMII |\ 845e918a98SKim Phillips HRCWH_BIG_ENDIAN |\ 855e918a98SKim Phillips HRCWH_LDP_CLEAR) 865e918a98SKim Phillips #endif 875e918a98SKim Phillips 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* System performance - define the value i.e. CONFIG_SYS_XXX 895e918a98SKim Phillips */ 905e918a98SKim Phillips 915e918a98SKim Phillips /* Arbiter Configuration Register */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 945e918a98SKim Phillips 955e918a98SKim Phillips /* System Priority Control Regsiter */ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */ 975e918a98SKim Phillips 985e918a98SKim Phillips /* System Clock Configuration Register */ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */ 1025e918a98SKim Phillips 1035e918a98SKim Phillips /* 1045e918a98SKim Phillips * System IO Config 1055e918a98SKim Phillips */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x08200000 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 1085e918a98SKim Phillips 1095e918a98SKim Phillips /* 1105e918a98SKim Phillips * Output Buffer Impedance 1115e918a98SKim Phillips */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR 0x30100000 1135e918a98SKim Phillips 1145e918a98SKim Phillips /* 1155e918a98SKim Phillips * IMMR new address 1165e918a98SKim Phillips */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 1185e918a98SKim Phillips 1195e918a98SKim Phillips /* 12089c7784eSTimur Tabi * Device configurations 12189c7784eSTimur Tabi */ 12289c7784eSTimur Tabi 12389c7784eSTimur Tabi /* Vitesse 7385 */ 12489c7784eSTimur Tabi 12589c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET 12689c7784eSTimur Tabi 12789c7784eSTimur Tabi #define CONFIG_TSEC2 12889c7784eSTimur Tabi 12989c7784eSTimur Tabi /* The flash address and size of the VSC7385 firmware image */ 13089c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE 0xFE7FE000 13189c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE_SIZE 8192 13289c7784eSTimur Tabi 13389c7784eSTimur Tabi #endif 13489c7784eSTimur Tabi 13589c7784eSTimur Tabi /* 1365e918a98SKim Phillips * DDR Setup 1375e918a98SKim Phillips */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 1435e918a98SKim Phillips 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN) 1455e918a98SKim Phillips 1465e918a98SKim Phillips #undef CONFIG_DDR_ECC /* support DDR ECC function */ 1475e918a98SKim Phillips #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 1485e918a98SKim Phillips 1495e918a98SKim Phillips #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 1505e918a98SKim Phillips 1515e918a98SKim Phillips /* 1525e918a98SKim Phillips * Manually set up DDR parameters 1535e918a98SKim Phillips */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 1562fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1572fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT \ 1582fef4020SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 1592fef4020SJoe Hershberger | CSCONFIG_COL_BIT_10) 1605e918a98SKim Phillips 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 1635e918a98SKim Phillips | (0 << TIMING_CFG0_WRT_SHIFT) \ 1645e918a98SKim Phillips | (0 << TIMING_CFG0_RRT_SHIFT) \ 1655e918a98SKim Phillips | (0 << TIMING_CFG0_WWT_SHIFT) \ 1665e918a98SKim Phillips | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 1675e918a98SKim Phillips | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 1685e918a98SKim Phillips | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 1695e918a98SKim Phillips | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 1705e918a98SKim Phillips /* 0x00260802 */ /* DDR400 */ 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 1725e918a98SKim Phillips | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1735e918a98SKim Phillips | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 1745e918a98SKim Phillips | (7 << TIMING_CFG1_CASLAT_SHIFT) \ 1755e918a98SKim Phillips | (13 << TIMING_CFG1_REFREC_SHIFT) \ 1765e918a98SKim Phillips | (3 << TIMING_CFG1_WRREC_SHIFT) \ 1775e918a98SKim Phillips | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 1785e918a98SKim Phillips | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1795e918a98SKim Phillips /* 0x3937d322 */ 1802fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ 1812fef4020SJoe Hershberger | (5 << TIMING_CFG2_CPO_SHIFT) \ 1822fef4020SJoe Hershberger | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 1832fef4020SJoe Hershberger | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 1842fef4020SJoe Hershberger | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 1852fef4020SJoe Hershberger | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 1862fef4020SJoe Hershberger | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1872fef4020SJoe Hershberger /* 0x02984cc8 */ 1885e918a98SKim Phillips 1898eceeb7fSKim Phillips #define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \ 1908eceeb7fSKim Phillips | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 1915e918a98SKim Phillips /* 0x06090100 */ 1925e918a98SKim Phillips 1935e918a98SKim Phillips #if defined(CONFIG_DDR_2T_TIMING) 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 1952fef4020SJoe Hershberger | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1962fef4020SJoe Hershberger | SDRAM_CFG_32_BE \ 1972fef4020SJoe Hershberger | SDRAM_CFG_2T_EN) 1982fef4020SJoe Hershberger /* 0x43088000 */ 1995e918a98SKim Phillips #else 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 2012fef4020SJoe Hershberger | SDRAM_CFG_SDRAM_TYPE_DDR2) 2025e918a98SKim Phillips /* 0x43000000 */ 2035e918a98SKim Phillips #endif 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 2058eceeb7fSKim Phillips #define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \ 2065e918a98SKim Phillips | (0x0442 << SDRAM_MODE_SD_SHIFT)) 2075e918a98SKim Phillips /* 0x04400442 */ /* DDR400 */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 2095e918a98SKim Phillips 2105e918a98SKim Phillips /* 2115e918a98SKim Phillips * Memory test 2125e918a98SKim Phillips */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x0ef70010 2165e918a98SKim Phillips 2175e918a98SKim Phillips /* 2185e918a98SKim Phillips * The reserved memory 2195e918a98SKim Phillips */ 22014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 2215e918a98SKim Phillips 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 2245e918a98SKim Phillips #else 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 2265e918a98SKim Phillips #endif 2275e918a98SKim Phillips 2284a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 2305e918a98SKim Phillips 2315e918a98SKim Phillips /* 2325e918a98SKim Phillips * Initial RAM Base Address Setup 2335e918a98SKim Phillips */ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 236553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 2375afe9722SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 2385afe9722SJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2395e918a98SKim Phillips 2405e918a98SKim Phillips /* 2415e918a98SKim Phillips * Local Bus Configuration & Clock Setup 2425e918a98SKim Phillips */ 243c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 244c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 2460914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 2475e918a98SKim Phillips 2485e918a98SKim Phillips /* 2495e918a98SKim Phillips * FLASH on the Local Bus 2505e918a98SKim Phillips */ 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 25200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */ 2555e918a98SKim Phillips 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */ 2595e918a98SKim Phillips 2605afe9722SJoe Hershberger /* Window base at flash base */ 2615afe9722SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ 2635e918a98SKim Phillips 2645afe9722SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 2657d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2667d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 2675afe9722SJoe Hershberger | BR_V) /* valid */ 2687d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 2695e918a98SKim Phillips | OR_GPCM_XACS \ 2705e918a98SKim Phillips | OR_GPCM_SCY_9 \ 2717d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2725e918a98SKim Phillips | OR_GPCM_EAD) 2737d6a0982SJoe Hershberger /* 0xFF800191 */ 2745e918a98SKim Phillips 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 2775e918a98SKim Phillips 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2815e918a98SKim Phillips 28246a3aeeaSAnton Vorontsov /* 28346a3aeeaSAnton Vorontsov * NAND Flash on the Local Bus 28446a3aeeaSAnton Vorontsov */ 2857d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE 0xE0600000 2865afe9722SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \ 2877d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 2887d6a0982SJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 2897d6a0982SJoe Hershberger | BR_MS_FCM /* MSEL = FCM */ \ 2905afe9722SJoe Hershberger | BR_V) /* valid */ 2917d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2925afe9722SJoe Hershberger | OR_FCM_CSCT \ 2935afe9722SJoe Hershberger | OR_FCM_CST \ 2945afe9722SJoe Hershberger | OR_FCM_CHT \ 2955afe9722SJoe Hershberger | OR_FCM_SCY_1 \ 2965afe9722SJoe Hershberger | OR_FCM_TRLX \ 2975afe9722SJoe Hershberger | OR_FCM_EHTR) 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 2997d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 30046a3aeeaSAnton Vorontsov 30189c7784eSTimur Tabi /* Vitesse 7385 */ 30289c7784eSTimur Tabi 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VSC7385_BASE 0xF0000000 3045e918a98SKim Phillips 30589c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET 30689c7784eSTimur Tabi 3077d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \ 3087d6a0982SJoe Hershberger | BR_PS_8 \ 3097d6a0982SJoe Hershberger | BR_MS_GPCM \ 3107d6a0982SJoe Hershberger | BR_V) 3117d6a0982SJoe Hershberger /* 0xF0000801 */ 3127d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \ 3137d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 3147d6a0982SJoe Hershberger | OR_GPCM_XACS \ 3157d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 3167d6a0982SJoe Hershberger | OR_GPCM_SETA \ 3177d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 3187d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 3197d6a0982SJoe Hershberger | OR_GPCM_EAD) 3207d6a0982SJoe Hershberger /* 0xfffe09ff */ 3217d6a0982SJoe Hershberger 3225afe9722SJoe Hershberger /* Access Base */ 3235afe9722SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE 3247d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) 3255e918a98SKim Phillips 32689c7784eSTimur Tabi #endif 32789c7784eSTimur Tabi 3285e918a98SKim Phillips /* 3295e918a98SKim Phillips * Serial Port 3305e918a98SKim Phillips */ 3315e918a98SKim Phillips #define CONFIG_CONS_INDEX 1 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 3365e918a98SKim Phillips 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3385e918a98SKim Phillips {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 3395e918a98SKim Phillips 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 3425e918a98SKim Phillips 3432bd7460eSAnton Vorontsov /* SERDES */ 3442bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES 3452bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES1 0xe3000 3462bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES2 0xe3100 3472bd7460eSAnton Vorontsov 3485e918a98SKim Phillips /* Use the HUSH parser */ 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3505e918a98SKim Phillips 3515e918a98SKim Phillips /* Pass open firmware flat tree */ 3525e918a98SKim Phillips #define CONFIG_OF_LIBFDT 1 3535e918a98SKim Phillips #define CONFIG_OF_BOARD_SETUP 1 354aabce7fbSAnton Vorontsov #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3555e918a98SKim Phillips 3565e918a98SKim Phillips /* I2C */ 3575e918a98SKim Phillips #define CONFIG_HARD_I2C /* I2C with hardware support */ 3585e918a98SKim Phillips #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 3595e918a98SKim Phillips #define CONFIG_FSL_I2C 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 3655e918a98SKim Phillips 3665e918a98SKim Phillips /* 3675e918a98SKim Phillips * Config on-board RTC 3685e918a98SKim Phillips */ 3695e918a98SKim Phillips #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 3715e918a98SKim Phillips 3725e918a98SKim Phillips /* 3735e918a98SKim Phillips * General PCI 3745e918a98SKim Phillips * Addresses are mapped 1-1. 3755e918a98SKim Phillips */ 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 3855e918a98SKim Phillips 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 3895e918a98SKim Phillips 3907e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3917e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 3927e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 3937e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 3947e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 3957e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3967e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3977e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 3987e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3997e915580SAnton Vorontsov 4007e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 4017e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 4027e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 4037e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 4047e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 4057e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 4067e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 4077e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 4087e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 4097e915580SAnton Vorontsov 4105e918a98SKim Phillips #ifdef CONFIG_PCI 411842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 4125e918a98SKim Phillips #define CONFIG_PCI_PNP /* do pci plug-and-play */ 4135e918a98SKim Phillips 4145e918a98SKim Phillips #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 4165e918a98SKim Phillips #endif /* CONFIG_PCI */ 4175e918a98SKim Phillips 4185e918a98SKim Phillips /* 4195e918a98SKim Phillips * TSEC 4205e918a98SKim Phillips */ 42189c7784eSTimur Tabi #ifdef CONFIG_TSEC_ENET 4225e918a98SKim Phillips 42389c7784eSTimur Tabi #define CONFIG_GMII /* MII PHY management */ 42489c7784eSTimur Tabi 42589c7784eSTimur Tabi #define CONFIG_TSEC1 42689c7784eSTimur Tabi 42789c7784eSTimur Tabi #ifdef CONFIG_TSEC1 42889c7784eSTimur Tabi #define CONFIG_HAS_ETH0 4295e918a98SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4315e918a98SKim Phillips #define TSEC1_PHY_ADDR 2 4325e918a98SKim Phillips #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4335e918a98SKim Phillips #define TSEC1_PHYIDX 0 43489c7784eSTimur Tabi #endif 4355e918a98SKim Phillips 43689c7784eSTimur Tabi #ifdef CONFIG_TSEC2 43789c7784eSTimur Tabi #define CONFIG_HAS_ETH1 43889c7784eSTimur Tabi #define CONFIG_TSEC2_NAME "TSEC1" 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 44089c7784eSTimur Tabi #define TSEC2_PHY_ADDR 0x1c 44189c7784eSTimur Tabi #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 44289c7784eSTimur Tabi #define TSEC2_PHYIDX 0 44389c7784eSTimur Tabi #endif 4445e918a98SKim Phillips 4455e918a98SKim Phillips /* Options are: TSEC[0-1] */ 4465e918a98SKim Phillips #define CONFIG_ETHPRIME "TSEC0" 4475e918a98SKim Phillips 44889c7784eSTimur Tabi #endif 44989c7784eSTimur Tabi 4505e918a98SKim Phillips /* 451730e7929SKim Phillips * SATA 452730e7929SKim Phillips */ 453730e7929SKim Phillips #define CONFIG_LIBATA 454730e7929SKim Phillips #define CONFIG_FSL_SATA 455730e7929SKim Phillips 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 457730e7929SKim Phillips #define CONFIG_SATA1 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 461730e7929SKim Phillips #define CONFIG_SATA2 4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 465730e7929SKim Phillips 466730e7929SKim Phillips #ifdef CONFIG_FSL_SATA 467730e7929SKim Phillips #define CONFIG_LBA48 468730e7929SKim Phillips #define CONFIG_CMD_SATA 469730e7929SKim Phillips #define CONFIG_DOS_PARTITION 470730e7929SKim Phillips #define CONFIG_CMD_EXT2 471730e7929SKim Phillips #endif 472730e7929SKim Phillips 473730e7929SKim Phillips /* 4745e918a98SKim Phillips * Environment 4755e918a98SKim Phillips */ 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4775a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4785afe9722SJoe Hershberger #define CONFIG_ENV_ADDR \ 4795afe9722SJoe Hershberger (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN) 4800e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */ 4810e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x4000 4825e918a98SKim Phillips #else 4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 48493f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000) 4860e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4875e918a98SKim Phillips #endif 4885e918a98SKim Phillips 4895e918a98SKim Phillips #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4915e918a98SKim Phillips 4925e918a98SKim Phillips /* 4935e918a98SKim Phillips * BOOTP options 4945e918a98SKim Phillips */ 4955e918a98SKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE 4965e918a98SKim Phillips #define CONFIG_BOOTP_BOOTPATH 4975e918a98SKim Phillips #define CONFIG_BOOTP_GATEWAY 4985e918a98SKim Phillips #define CONFIG_BOOTP_HOSTNAME 4995e918a98SKim Phillips 5005e918a98SKim Phillips 5015e918a98SKim Phillips /* 5025e918a98SKim Phillips * Command line configuration. 5035e918a98SKim Phillips */ 5045e918a98SKim Phillips #include <config_cmd_default.h> 5055e918a98SKim Phillips 5065e918a98SKim Phillips #define CONFIG_CMD_PING 5075e918a98SKim Phillips #define CONFIG_CMD_I2C 5085e918a98SKim Phillips #define CONFIG_CMD_MII 5095e918a98SKim Phillips #define CONFIG_CMD_DATE 5105e918a98SKim Phillips 5115e918a98SKim Phillips #if defined(CONFIG_PCI) 5125e918a98SKim Phillips #define CONFIG_CMD_PCI 5135e918a98SKim Phillips #endif 5145e918a98SKim Phillips 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 516bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 5175e918a98SKim Phillips #undef CONFIG_CMD_LOADS 5185e918a98SKim Phillips #endif 5195e918a98SKim Phillips 5205e918a98SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 521a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 5225e918a98SKim Phillips 5235e918a98SKim Phillips #undef CONFIG_WATCHDOG /* watchdog disabled */ 5245e918a98SKim Phillips 525c9646ed7SAnton Vorontsov #define CONFIG_MMC 1 526c9646ed7SAnton Vorontsov 527c9646ed7SAnton Vorontsov #ifdef CONFIG_MMC 528c9646ed7SAnton Vorontsov #define CONFIG_FSL_ESDHC 529a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 530c9646ed7SAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 531c9646ed7SAnton Vorontsov #define CONFIG_CMD_MMC 532c9646ed7SAnton Vorontsov #define CONFIG_GENERIC_MMC 533c9646ed7SAnton Vorontsov #define CONFIG_CMD_EXT2 534c9646ed7SAnton Vorontsov #define CONFIG_CMD_FAT 535c9646ed7SAnton Vorontsov #define CONFIG_DOS_PARTITION 536c9646ed7SAnton Vorontsov #endif 537c9646ed7SAnton Vorontsov 5385e918a98SKim Phillips /* 5395e918a98SKim Phillips * Miscellaneous configurable options 5405e918a98SKim Phillips */ 5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 5445e918a98SKim Phillips 5455e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB) 5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 5475e918a98SKim Phillips #else 5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 5495e918a98SKim Phillips #endif 5505e918a98SKim Phillips 5515afe9722SJoe Hershberger /* Print Buffer Size */ 5525afe9722SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5545afe9722SJoe Hershberger /* Boot Argument Buffer Size */ 5555afe9722SJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 5575e918a98SKim Phillips 5585e918a98SKim Phillips /* 5595e918a98SKim Phillips * For booting Linux, the board info and command line data 5609f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 5615e918a98SKim Phillips * the maximum mapped by the Linux kernel during initialization. 5625e918a98SKim Phillips */ 5639f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 5645e918a98SKim Phillips 5655e918a98SKim Phillips /* 5665e918a98SKim Phillips * Core HID Setup 5675e918a98SKim Phillips */ 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5695afe9722SJoe Hershberger #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 5705afe9722SJoe Hershberger | HID0_ENABLE_INSTRUCTION_CACHE) 5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 5725e918a98SKim Phillips 5735e918a98SKim Phillips /* 5745e918a98SKim Phillips * MMU Setup 5755e918a98SKim Phillips */ 5765e918a98SKim Phillips 57731d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 57831d82672SBecky Bruce 5795e918a98SKim Phillips /* DDR: cache cacheable */ 5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 5825e918a98SKim Phillips 5835afe9722SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ 58472cd4087SJoe Hershberger | BATL_PP_RW \ 5855afe9722SJoe Hershberger | BATL_MEMCOHERENCE) 5865afe9722SJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ 5875afe9722SJoe Hershberger | BATU_BL_256M \ 5885afe9722SJoe Hershberger | BATU_VS \ 5895afe9722SJoe Hershberger | BATU_VP) 5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 5925e918a98SKim Phillips 5935afe9722SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ 59472cd4087SJoe Hershberger | BATL_PP_RW \ 5955afe9722SJoe Hershberger | BATL_MEMCOHERENCE) 5965afe9722SJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ 5975afe9722SJoe Hershberger | BATU_BL_256M \ 5985afe9722SJoe Hershberger | BATU_VS \ 5995afe9722SJoe Hershberger | BATU_VP) 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 6025e918a98SKim Phillips 6035e918a98SKim Phillips /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 6045afe9722SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ 60572cd4087SJoe Hershberger | BATL_PP_RW \ 6065afe9722SJoe Hershberger | BATL_CACHEINHIBIT \ 6075afe9722SJoe Hershberger | BATL_GUARDEDSTORAGE) 6085afe9722SJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ 6095afe9722SJoe Hershberger | BATU_BL_8M \ 6105afe9722SJoe Hershberger | BATU_VS \ 6115afe9722SJoe Hershberger | BATU_VP) 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 6145e918a98SKim Phillips 6155e918a98SKim Phillips /* L2 Switch: cache-inhibit and guarded */ 6165afe9722SJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \ 61772cd4087SJoe Hershberger | BATL_PP_RW \ 6185afe9722SJoe Hershberger | BATL_CACHEINHIBIT \ 6195afe9722SJoe Hershberger | BATL_GUARDEDSTORAGE) 6205afe9722SJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \ 6215afe9722SJoe Hershberger | BATU_BL_128K \ 6225afe9722SJoe Hershberger | BATU_VS \ 6235afe9722SJoe Hershberger | BATU_VP) 6246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 6265e918a98SKim Phillips 6275e918a98SKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 6285afe9722SJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ 62972cd4087SJoe Hershberger | BATL_PP_RW \ 6305afe9722SJoe Hershberger | BATL_MEMCOHERENCE) 6315afe9722SJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ 6325afe9722SJoe Hershberger | BATU_BL_32M \ 6335afe9722SJoe Hershberger | BATU_VS \ 6345afe9722SJoe Hershberger | BATU_VP) 6355afe9722SJoe Hershberger #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ 63672cd4087SJoe Hershberger | BATL_PP_RW \ 6375afe9722SJoe Hershberger | BATL_CACHEINHIBIT \ 6385afe9722SJoe Hershberger | BATL_GUARDEDSTORAGE) 6396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 6405e918a98SKim Phillips 6415e918a98SKim Phillips /* Stack in dcache: cacheable, no memory coherence */ 64272cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 6435afe9722SJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 6445afe9722SJoe Hershberger | BATU_BL_128K \ 6455afe9722SJoe Hershberger | BATU_VS \ 6465afe9722SJoe Hershberger | BATU_VP) 6476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 6495e918a98SKim Phillips 6505e918a98SKim Phillips #ifdef CONFIG_PCI 6515e918a98SKim Phillips /* PCI MEM space: cacheable */ 6525afe9722SJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ 65372cd4087SJoe Hershberger | BATL_PP_RW \ 6545afe9722SJoe Hershberger | BATL_MEMCOHERENCE) 6555afe9722SJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ 6565afe9722SJoe Hershberger | BATU_BL_256M \ 6575afe9722SJoe Hershberger | BATU_VS \ 6585afe9722SJoe Hershberger | BATU_VP) 6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6615e918a98SKim Phillips /* PCI MMIO space: cache-inhibit and guarded */ 6625afe9722SJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ 66372cd4087SJoe Hershberger | BATL_PP_RW \ 6645afe9722SJoe Hershberger | BATL_CACHEINHIBIT \ 6655afe9722SJoe Hershberger | BATL_GUARDEDSTORAGE) 6665afe9722SJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ 6675afe9722SJoe Hershberger | BATU_BL_256M \ 6685afe9722SJoe Hershberger | BATU_VS \ 6695afe9722SJoe Hershberger | BATU_VP) 6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6725e918a98SKim Phillips #else 6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6815e918a98SKim Phillips #endif 6825e918a98SKim Phillips 6835e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB) 6845e918a98SKim Phillips #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 6855e918a98SKim Phillips #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 6865e918a98SKim Phillips #endif 6875e918a98SKim Phillips 6885e918a98SKim Phillips /* 6895e918a98SKim Phillips * Environment Configuration 6905e918a98SKim Phillips */ 6915e918a98SKim Phillips #define CONFIG_ENV_OVERWRITE 6925e918a98SKim Phillips 69318e69a35SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 69418e69a35SAnton Vorontsov 6955afe9722SJoe Hershberger #define CONFIG_NETDEV "eth1" 6965e918a98SKim Phillips 6975e918a98SKim Phillips #define CONFIG_HOSTNAME mpc837x_rdb 6988b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 6995afe9722SJoe Hershberger #define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot" 700b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 7015afe9722SJoe Hershberger /* U-Boot image on TFTP server */ 7025afe9722SJoe Hershberger #define CONFIG_UBOOTPATH "u-boot.bin" 7035afe9722SJoe Hershberger #define CONFIG_FDTFILE "mpc8379_rdb.dtb" 7045e918a98SKim Phillips 7055afe9722SJoe Hershberger /* default location for tftp and bootm */ 7065afe9722SJoe Hershberger #define CONFIG_LOADADDR 800000 7077fd0bea2SKim Phillips #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 7085e918a98SKim Phillips #define CONFIG_BAUDRATE 115200 7095e918a98SKim Phillips 7105e918a98SKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \ 7115afe9722SJoe Hershberger "netdev=" CONFIG_NETDEV "\0" \ 7125afe9722SJoe Hershberger "uboot=" CONFIG_UBOOTPATH "\0" \ 7135e918a98SKim Phillips "tftpflash=tftp $loadaddr $uboot;" \ 7145368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 7155368c55dSMarek Vasut " +$filesize; " \ 7165368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 7175368c55dSMarek Vasut " +$filesize; " \ 7185368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 7195368c55dSMarek Vasut " $filesize; " \ 7205368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 7215368c55dSMarek Vasut " +$filesize; " \ 7225368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 7235368c55dSMarek Vasut " $filesize\0" \ 72479f516bcSKim Phillips "fdtaddr=780000\0" \ 7255afe9722SJoe Hershberger "fdtfile=" CONFIG_FDTFILE "\0" \ 7265e918a98SKim Phillips "ramdiskaddr=1000000\0" \ 7275afe9722SJoe Hershberger "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \ 7285e918a98SKim Phillips "console=ttyS0\0" \ 7295e918a98SKim Phillips "setbootargs=setenv bootargs " \ 7305e918a98SKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ 7315e918a98SKim Phillips "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ 7325afe9722SJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 7335afe9722SJoe Hershberger "$netdev:off " \ 7345e918a98SKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" 7355e918a98SKim Phillips 7365e918a98SKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 7375e918a98SKim Phillips "setenv rootdev /dev/nfs;" \ 7385e918a98SKim Phillips "run setbootargs;" \ 7395e918a98SKim Phillips "run setipargs;" \ 7405e918a98SKim Phillips "tftp $loadaddr $bootfile;" \ 7415e918a98SKim Phillips "tftp $fdtaddr $fdtfile;" \ 7425e918a98SKim Phillips "bootm $loadaddr - $fdtaddr" 7435e918a98SKim Phillips 7445e918a98SKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 7455e918a98SKim Phillips "setenv rootdev /dev/ram;" \ 7465e918a98SKim Phillips "run setbootargs;" \ 7475e918a98SKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 7485e918a98SKim Phillips "tftp $loadaddr $bootfile;" \ 7495e918a98SKim Phillips "tftp $fdtaddr $fdtfile;" \ 7505e918a98SKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 7515e918a98SKim Phillips 7525e918a98SKim Phillips #endif /* __CONFIG_H */ 753