15e918a98SKim Phillips /* 25e918a98SKim Phillips * Copyright (C) 2007 Freescale Semiconductor, Inc. 35e918a98SKim Phillips * Kevin Lam <kevin.lam@freescale.com> 45e918a98SKim Phillips * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> 55e918a98SKim Phillips * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 75e918a98SKim Phillips */ 85e918a98SKim Phillips 95e918a98SKim Phillips #ifndef __CONFIG_H 105e918a98SKim Phillips #define __CONFIG_H 115e918a98SKim Phillips 125e918a98SKim Phillips /* 135e918a98SKim Phillips * High Level Configuration Options 145e918a98SKim Phillips */ 155e918a98SKim Phillips #define CONFIG_E300 1 /* E300 family */ 162c7920afSPeter Tyser #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 175e918a98SKim Phillips #define CONFIG_MPC837XERDB 1 1877d52ed2SSinan Akman #define CONFIG_DISPLAY_BOARDINFO 195e918a98SKim Phillips 202ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 212ae18241SWolfgang Denk 225e918a98SKim Phillips #define CONFIG_PCI 1 235e918a98SKim Phillips 242bd7460eSAnton Vorontsov #define CONFIG_BOARD_EARLY_INIT_F 2589c7784eSTimur Tabi #define CONFIG_MISC_INIT_R 26c9646ed7SAnton Vorontsov #define CONFIG_HWCONFIG 2789c7784eSTimur Tabi 2889c7784eSTimur Tabi /* 2989c7784eSTimur Tabi * On-board devices 3089c7784eSTimur Tabi */ 3189c7784eSTimur Tabi #define CONFIG_TSEC_ENET /* TSEC Ethernet support */ 3289c7784eSTimur Tabi #define CONFIG_VSC7385_ENET 3389c7784eSTimur Tabi 345e918a98SKim Phillips /* 355e918a98SKim Phillips * System Clock Setup 365e918a98SKim Phillips */ 375e918a98SKim Phillips #ifdef CONFIG_PCISLAVE 385e918a98SKim Phillips #define CONFIG_83XX_PCICLK 66666667 /* in HZ */ 395e918a98SKim Phillips #else 405e918a98SKim Phillips #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 41be9b56dfSKim Phillips #define CONFIG_PCIE 425e918a98SKim Phillips #endif 435e918a98SKim Phillips 445e918a98SKim Phillips #ifndef CONFIG_SYS_CLK_FREQ 455e918a98SKim Phillips #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 465e918a98SKim Phillips #endif 475e918a98SKim Phillips 485e918a98SKim Phillips /* 495e918a98SKim Phillips * Hardware Reset Configuration Word 505e918a98SKim Phillips */ 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 525e918a98SKim Phillips HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 535e918a98SKim Phillips HRCWL_DDR_TO_SCB_CLK_1X1 |\ 545e918a98SKim Phillips HRCWL_SVCOD_DIV_2 |\ 555e918a98SKim Phillips HRCWL_CSB_TO_CLKIN_5X1 |\ 565e918a98SKim Phillips HRCWL_CORE_TO_CSB_2X1) 575e918a98SKim Phillips 585e918a98SKim Phillips #ifdef CONFIG_PCISLAVE 596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 605e918a98SKim Phillips HRCWH_PCI_AGENT |\ 615e918a98SKim Phillips HRCWH_PCI1_ARBITER_DISABLE |\ 625e918a98SKim Phillips HRCWH_CORE_ENABLE |\ 635e918a98SKim Phillips HRCWH_FROM_0XFFF00100 |\ 645e918a98SKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 655e918a98SKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 665e918a98SKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 675e918a98SKim Phillips HRCWH_RL_EXT_LEGACY |\ 685e918a98SKim Phillips HRCWH_TSEC1M_IN_RGMII |\ 695e918a98SKim Phillips HRCWH_TSEC2M_IN_RGMII |\ 705e918a98SKim Phillips HRCWH_BIG_ENDIAN |\ 715e918a98SKim Phillips HRCWH_LDP_CLEAR) 725e918a98SKim Phillips #else 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 745e918a98SKim Phillips HRCWH_PCI_HOST |\ 755e918a98SKim Phillips HRCWH_PCI1_ARBITER_ENABLE |\ 765e918a98SKim Phillips HRCWH_CORE_ENABLE |\ 775e918a98SKim Phillips HRCWH_FROM_0X00000100 |\ 785e918a98SKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 795e918a98SKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 805e918a98SKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 815e918a98SKim Phillips HRCWH_RL_EXT_LEGACY |\ 825e918a98SKim Phillips HRCWH_TSEC1M_IN_RGMII |\ 835e918a98SKim Phillips HRCWH_TSEC2M_IN_RGMII |\ 845e918a98SKim Phillips HRCWH_BIG_ENDIAN |\ 855e918a98SKim Phillips HRCWH_LDP_CLEAR) 865e918a98SKim Phillips #endif 875e918a98SKim Phillips 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* System performance - define the value i.e. CONFIG_SYS_XXX 895e918a98SKim Phillips */ 905e918a98SKim Phillips 915e918a98SKim Phillips /* Arbiter Configuration Register */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 945e918a98SKim Phillips 955e918a98SKim Phillips /* System Priority Control Regsiter */ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */ 975e918a98SKim Phillips 985e918a98SKim Phillips /* System Clock Configuration Register */ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */ 1025e918a98SKim Phillips 1035e918a98SKim Phillips /* 1045e918a98SKim Phillips * System IO Config 1055e918a98SKim Phillips */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x08200000 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 1085e918a98SKim Phillips 1095e918a98SKim Phillips /* 1105e918a98SKim Phillips * Output Buffer Impedance 1115e918a98SKim Phillips */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR 0x30100000 1135e918a98SKim Phillips 1145e918a98SKim Phillips /* 1155e918a98SKim Phillips * IMMR new address 1165e918a98SKim Phillips */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 1185e918a98SKim Phillips 1195e918a98SKim Phillips /* 12089c7784eSTimur Tabi * Device configurations 12189c7784eSTimur Tabi */ 12289c7784eSTimur Tabi 12389c7784eSTimur Tabi /* Vitesse 7385 */ 12489c7784eSTimur Tabi 12589c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET 12689c7784eSTimur Tabi 12789c7784eSTimur Tabi #define CONFIG_TSEC2 12889c7784eSTimur Tabi 12989c7784eSTimur Tabi /* The flash address and size of the VSC7385 firmware image */ 13089c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE 0xFE7FE000 13189c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE_SIZE 8192 13289c7784eSTimur Tabi 13389c7784eSTimur Tabi #endif 13489c7784eSTimur Tabi 13589c7784eSTimur Tabi /* 1365e918a98SKim Phillips * DDR Setup 1375e918a98SKim Phillips */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 1435e918a98SKim Phillips 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN) 1455e918a98SKim Phillips 1465e918a98SKim Phillips #undef CONFIG_DDR_ECC /* support DDR ECC function */ 1475e918a98SKim Phillips #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 1485e918a98SKim Phillips 1495e918a98SKim Phillips #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 1505e918a98SKim Phillips 1515e918a98SKim Phillips /* 1525e918a98SKim Phillips * Manually set up DDR parameters 1535e918a98SKim Phillips */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 1562fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1572fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT \ 1582fef4020SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 1592fef4020SJoe Hershberger | CSCONFIG_COL_BIT_10) 1605e918a98SKim Phillips 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 1635e918a98SKim Phillips | (0 << TIMING_CFG0_WRT_SHIFT) \ 1645e918a98SKim Phillips | (0 << TIMING_CFG0_RRT_SHIFT) \ 1655e918a98SKim Phillips | (0 << TIMING_CFG0_WWT_SHIFT) \ 1665e918a98SKim Phillips | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 1675e918a98SKim Phillips | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 1685e918a98SKim Phillips | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 1695e918a98SKim Phillips | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 1705e918a98SKim Phillips /* 0x00260802 */ /* DDR400 */ 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 1725e918a98SKim Phillips | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1735e918a98SKim Phillips | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 1745e918a98SKim Phillips | (7 << TIMING_CFG1_CASLAT_SHIFT) \ 1755e918a98SKim Phillips | (13 << TIMING_CFG1_REFREC_SHIFT) \ 1765e918a98SKim Phillips | (3 << TIMING_CFG1_WRREC_SHIFT) \ 1775e918a98SKim Phillips | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 1785e918a98SKim Phillips | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1795e918a98SKim Phillips /* 0x3937d322 */ 1802fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ 1812fef4020SJoe Hershberger | (5 << TIMING_CFG2_CPO_SHIFT) \ 1822fef4020SJoe Hershberger | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 1832fef4020SJoe Hershberger | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 1842fef4020SJoe Hershberger | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 1852fef4020SJoe Hershberger | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 1862fef4020SJoe Hershberger | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1872fef4020SJoe Hershberger /* 0x02984cc8 */ 1885e918a98SKim Phillips 1898eceeb7fSKim Phillips #define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \ 1908eceeb7fSKim Phillips | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 1915e918a98SKim Phillips /* 0x06090100 */ 1925e918a98SKim Phillips 1935e918a98SKim Phillips #if defined(CONFIG_DDR_2T_TIMING) 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 1952fef4020SJoe Hershberger | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1962fef4020SJoe Hershberger | SDRAM_CFG_32_BE \ 1972fef4020SJoe Hershberger | SDRAM_CFG_2T_EN) 1982fef4020SJoe Hershberger /* 0x43088000 */ 1995e918a98SKim Phillips #else 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 2012fef4020SJoe Hershberger | SDRAM_CFG_SDRAM_TYPE_DDR2) 2025e918a98SKim Phillips /* 0x43000000 */ 2035e918a98SKim Phillips #endif 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 2058eceeb7fSKim Phillips #define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \ 2065e918a98SKim Phillips | (0x0442 << SDRAM_MODE_SD_SHIFT)) 2075e918a98SKim Phillips /* 0x04400442 */ /* DDR400 */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 2095e918a98SKim Phillips 2105e918a98SKim Phillips /* 2115e918a98SKim Phillips * Memory test 2125e918a98SKim Phillips */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x0ef70010 2165e918a98SKim Phillips 2175e918a98SKim Phillips /* 2185e918a98SKim Phillips * The reserved memory 2195e918a98SKim Phillips */ 22014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 2215e918a98SKim Phillips 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 2245e918a98SKim Phillips #else 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 2265e918a98SKim Phillips #endif 2275e918a98SKim Phillips 228*16c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 2305e918a98SKim Phillips 2315e918a98SKim Phillips /* 2325e918a98SKim Phillips * Initial RAM Base Address Setup 2335e918a98SKim Phillips */ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 236553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 2375afe9722SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 2385afe9722SJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2395e918a98SKim Phillips 2405e918a98SKim Phillips /* 2415e918a98SKim Phillips * Local Bus Configuration & Clock Setup 2425e918a98SKim Phillips */ 243c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 244c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 2460914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 2475e918a98SKim Phillips 2485e918a98SKim Phillips /* 2495e918a98SKim Phillips * FLASH on the Local Bus 2505e918a98SKim Phillips */ 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 25200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */ 2555e918a98SKim Phillips 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */ 2595e918a98SKim Phillips 2605afe9722SJoe Hershberger /* Window base at flash base */ 2615afe9722SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ 2635e918a98SKim Phillips 2645afe9722SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 2657d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2667d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 2675afe9722SJoe Hershberger | BR_V) /* valid */ 2687d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 2695e918a98SKim Phillips | OR_GPCM_XACS \ 2705e918a98SKim Phillips | OR_GPCM_SCY_9 \ 2717d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2725e918a98SKim Phillips | OR_GPCM_EAD) 2737d6a0982SJoe Hershberger /* 0xFF800191 */ 2745e918a98SKim Phillips 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 2775e918a98SKim Phillips 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2815e918a98SKim Phillips 28246a3aeeaSAnton Vorontsov /* 28346a3aeeaSAnton Vorontsov * NAND Flash on the Local Bus 28446a3aeeaSAnton Vorontsov */ 2857d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE 0xE0600000 2865afe9722SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \ 2877d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 2887d6a0982SJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 2897d6a0982SJoe Hershberger | BR_MS_FCM /* MSEL = FCM */ \ 2905afe9722SJoe Hershberger | BR_V) /* valid */ 2917d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2925afe9722SJoe Hershberger | OR_FCM_CSCT \ 2935afe9722SJoe Hershberger | OR_FCM_CST \ 2945afe9722SJoe Hershberger | OR_FCM_CHT \ 2955afe9722SJoe Hershberger | OR_FCM_SCY_1 \ 2965afe9722SJoe Hershberger | OR_FCM_TRLX \ 2975afe9722SJoe Hershberger | OR_FCM_EHTR) 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 2997d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 30046a3aeeaSAnton Vorontsov 30189c7784eSTimur Tabi /* Vitesse 7385 */ 30289c7784eSTimur Tabi 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VSC7385_BASE 0xF0000000 3045e918a98SKim Phillips 30589c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET 30689c7784eSTimur Tabi 3077d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \ 3087d6a0982SJoe Hershberger | BR_PS_8 \ 3097d6a0982SJoe Hershberger | BR_MS_GPCM \ 3107d6a0982SJoe Hershberger | BR_V) 3117d6a0982SJoe Hershberger /* 0xF0000801 */ 3127d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \ 3137d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 3147d6a0982SJoe Hershberger | OR_GPCM_XACS \ 3157d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 3167d6a0982SJoe Hershberger | OR_GPCM_SETA \ 3177d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 3187d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 3197d6a0982SJoe Hershberger | OR_GPCM_EAD) 3207d6a0982SJoe Hershberger /* 0xfffe09ff */ 3217d6a0982SJoe Hershberger 3225afe9722SJoe Hershberger /* Access Base */ 3235afe9722SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE 3247d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) 3255e918a98SKim Phillips 32689c7784eSTimur Tabi #endif 32789c7784eSTimur Tabi 3285e918a98SKim Phillips /* 3295e918a98SKim Phillips * Serial Port 3305e918a98SKim Phillips */ 3315e918a98SKim Phillips #define CONFIG_CONS_INDEX 1 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 3355e918a98SKim Phillips 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3375e918a98SKim Phillips {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 3385e918a98SKim Phillips 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 3415e918a98SKim Phillips 3422bd7460eSAnton Vorontsov /* SERDES */ 3432bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES 3442bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES1 0xe3000 3452bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES2 0xe3100 3462bd7460eSAnton Vorontsov 3475e918a98SKim Phillips /* I2C */ 34800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 34900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 35000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 35100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 35200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 35300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 3545e918a98SKim Phillips 3555e918a98SKim Phillips /* 3565e918a98SKim Phillips * Config on-board RTC 3575e918a98SKim Phillips */ 3585e918a98SKim Phillips #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 3605e918a98SKim Phillips 3615e918a98SKim Phillips /* 3625e918a98SKim Phillips * General PCI 3635e918a98SKim Phillips * Addresses are mapped 1-1. 3645e918a98SKim Phillips */ 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 3745e918a98SKim Phillips 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 3785e918a98SKim Phillips 3797e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3807e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 3817e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 3827e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 3837e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 3847e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3857e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3867e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 3877e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3887e915580SAnton Vorontsov 3897e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3907e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 3917e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 3927e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 3937e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 3947e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3957e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3967e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 3977e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3987e915580SAnton Vorontsov 3995e918a98SKim Phillips #ifdef CONFIG_PCI 400842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 4015e918a98SKim Phillips #define CONFIG_PCI_PNP /* do pci plug-and-play */ 4025e918a98SKim Phillips 4035e918a98SKim Phillips #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 4055e918a98SKim Phillips #endif /* CONFIG_PCI */ 4065e918a98SKim Phillips 4075e918a98SKim Phillips /* 4085e918a98SKim Phillips * TSEC 4095e918a98SKim Phillips */ 41089c7784eSTimur Tabi #ifdef CONFIG_TSEC_ENET 4115e918a98SKim Phillips 41289c7784eSTimur Tabi #define CONFIG_GMII /* MII PHY management */ 41389c7784eSTimur Tabi 41489c7784eSTimur Tabi #define CONFIG_TSEC1 41589c7784eSTimur Tabi 41689c7784eSTimur Tabi #ifdef CONFIG_TSEC1 41789c7784eSTimur Tabi #define CONFIG_HAS_ETH0 4185e918a98SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4205e918a98SKim Phillips #define TSEC1_PHY_ADDR 2 4215e918a98SKim Phillips #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4225e918a98SKim Phillips #define TSEC1_PHYIDX 0 42389c7784eSTimur Tabi #endif 4245e918a98SKim Phillips 42589c7784eSTimur Tabi #ifdef CONFIG_TSEC2 42689c7784eSTimur Tabi #define CONFIG_HAS_ETH1 42789c7784eSTimur Tabi #define CONFIG_TSEC2_NAME "TSEC1" 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 42989c7784eSTimur Tabi #define TSEC2_PHY_ADDR 0x1c 43089c7784eSTimur Tabi #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 43189c7784eSTimur Tabi #define TSEC2_PHYIDX 0 43289c7784eSTimur Tabi #endif 4335e918a98SKim Phillips 4345e918a98SKim Phillips /* Options are: TSEC[0-1] */ 4355e918a98SKim Phillips #define CONFIG_ETHPRIME "TSEC0" 4365e918a98SKim Phillips 43789c7784eSTimur Tabi #endif 43889c7784eSTimur Tabi 4395e918a98SKim Phillips /* 440730e7929SKim Phillips * SATA 441730e7929SKim Phillips */ 442730e7929SKim Phillips #define CONFIG_LIBATA 443730e7929SKim Phillips #define CONFIG_FSL_SATA 444730e7929SKim Phillips 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 446730e7929SKim Phillips #define CONFIG_SATA1 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 450730e7929SKim Phillips #define CONFIG_SATA2 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 454730e7929SKim Phillips 455730e7929SKim Phillips #ifdef CONFIG_FSL_SATA 456730e7929SKim Phillips #define CONFIG_LBA48 457730e7929SKim Phillips #define CONFIG_CMD_SATA 458730e7929SKim Phillips #define CONFIG_DOS_PARTITION 459730e7929SKim Phillips #endif 460730e7929SKim Phillips 461730e7929SKim Phillips /* 4625e918a98SKim Phillips * Environment 4635e918a98SKim Phillips */ 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4655a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4665afe9722SJoe Hershberger #define CONFIG_ENV_ADDR \ 4675afe9722SJoe Hershberger (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN) 4680e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */ 4690e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x4000 4705e918a98SKim Phillips #else 4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 47293f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000) 4740e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4755e918a98SKim Phillips #endif 4765e918a98SKim Phillips 4775e918a98SKim Phillips #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4795e918a98SKim Phillips 4805e918a98SKim Phillips /* 4815e918a98SKim Phillips * BOOTP options 4825e918a98SKim Phillips */ 4835e918a98SKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE 4845e918a98SKim Phillips #define CONFIG_BOOTP_BOOTPATH 4855e918a98SKim Phillips #define CONFIG_BOOTP_GATEWAY 4865e918a98SKim Phillips #define CONFIG_BOOTP_HOSTNAME 4875e918a98SKim Phillips 4885e918a98SKim Phillips /* 4895e918a98SKim Phillips * Command line configuration. 4905e918a98SKim Phillips */ 4915e918a98SKim Phillips #define CONFIG_CMD_DATE 4925e918a98SKim Phillips 4935e918a98SKim Phillips #if defined(CONFIG_PCI) 4945e918a98SKim Phillips #define CONFIG_CMD_PCI 4955e918a98SKim Phillips #endif 4965e918a98SKim Phillips 4975e918a98SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 498a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4995e918a98SKim Phillips 5005e918a98SKim Phillips #undef CONFIG_WATCHDOG /* watchdog disabled */ 5015e918a98SKim Phillips 502c9646ed7SAnton Vorontsov #define CONFIG_MMC 1 503c9646ed7SAnton Vorontsov 504c9646ed7SAnton Vorontsov #ifdef CONFIG_MMC 505c9646ed7SAnton Vorontsov #define CONFIG_FSL_ESDHC 506a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 507c9646ed7SAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 508c9646ed7SAnton Vorontsov #define CONFIG_GENERIC_MMC 509c9646ed7SAnton Vorontsov #define CONFIG_DOS_PARTITION 510c9646ed7SAnton Vorontsov #endif 511c9646ed7SAnton Vorontsov 5125e918a98SKim Phillips /* 5135e918a98SKim Phillips * Miscellaneous configurable options 5145e918a98SKim Phillips */ 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5175e918a98SKim Phillips 5185e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB) 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 5205e918a98SKim Phillips #else 5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 5225e918a98SKim Phillips #endif 5235e918a98SKim Phillips 5245afe9722SJoe Hershberger /* Print Buffer Size */ 5255afe9722SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5275afe9722SJoe Hershberger /* Boot Argument Buffer Size */ 5285afe9722SJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 5295e918a98SKim Phillips 5305e918a98SKim Phillips /* 5315e918a98SKim Phillips * For booting Linux, the board info and command line data 5329f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 5335e918a98SKim Phillips * the maximum mapped by the Linux kernel during initialization. 5345e918a98SKim Phillips */ 5359f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 5365e918a98SKim Phillips 5375e918a98SKim Phillips /* 5385e918a98SKim Phillips * Core HID Setup 5395e918a98SKim Phillips */ 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5415afe9722SJoe Hershberger #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 5425afe9722SJoe Hershberger | HID0_ENABLE_INSTRUCTION_CACHE) 5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 5445e918a98SKim Phillips 5455e918a98SKim Phillips /* 5465e918a98SKim Phillips * MMU Setup 5475e918a98SKim Phillips */ 5485e918a98SKim Phillips 54931d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 55031d82672SBecky Bruce 5515e918a98SKim Phillips /* DDR: cache cacheable */ 5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 5545e918a98SKim Phillips 5555afe9722SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ 55672cd4087SJoe Hershberger | BATL_PP_RW \ 5575afe9722SJoe Hershberger | BATL_MEMCOHERENCE) 5585afe9722SJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ 5595afe9722SJoe Hershberger | BATU_BL_256M \ 5605afe9722SJoe Hershberger | BATU_VS \ 5615afe9722SJoe Hershberger | BATU_VP) 5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 5645e918a98SKim Phillips 5655afe9722SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ 56672cd4087SJoe Hershberger | BATL_PP_RW \ 5675afe9722SJoe Hershberger | BATL_MEMCOHERENCE) 5685afe9722SJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ 5695afe9722SJoe Hershberger | BATU_BL_256M \ 5705afe9722SJoe Hershberger | BATU_VS \ 5715afe9722SJoe Hershberger | BATU_VP) 5726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 5745e918a98SKim Phillips 5755e918a98SKim Phillips /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5765afe9722SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ 57772cd4087SJoe Hershberger | BATL_PP_RW \ 5785afe9722SJoe Hershberger | BATL_CACHEINHIBIT \ 5795afe9722SJoe Hershberger | BATL_GUARDEDSTORAGE) 5805afe9722SJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ 5815afe9722SJoe Hershberger | BATU_BL_8M \ 5825afe9722SJoe Hershberger | BATU_VS \ 5835afe9722SJoe Hershberger | BATU_VP) 5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 5865e918a98SKim Phillips 5875e918a98SKim Phillips /* L2 Switch: cache-inhibit and guarded */ 5885afe9722SJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \ 58972cd4087SJoe Hershberger | BATL_PP_RW \ 5905afe9722SJoe Hershberger | BATL_CACHEINHIBIT \ 5915afe9722SJoe Hershberger | BATL_GUARDEDSTORAGE) 5925afe9722SJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \ 5935afe9722SJoe Hershberger | BATU_BL_128K \ 5945afe9722SJoe Hershberger | BATU_VS \ 5955afe9722SJoe Hershberger | BATU_VP) 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 5985e918a98SKim Phillips 5995e918a98SKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 6005afe9722SJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ 60172cd4087SJoe Hershberger | BATL_PP_RW \ 6025afe9722SJoe Hershberger | BATL_MEMCOHERENCE) 6035afe9722SJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ 6045afe9722SJoe Hershberger | BATU_BL_32M \ 6055afe9722SJoe Hershberger | BATU_VS \ 6065afe9722SJoe Hershberger | BATU_VP) 6075afe9722SJoe Hershberger #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ 60872cd4087SJoe Hershberger | BATL_PP_RW \ 6095afe9722SJoe Hershberger | BATL_CACHEINHIBIT \ 6105afe9722SJoe Hershberger | BATL_GUARDEDSTORAGE) 6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 6125e918a98SKim Phillips 6135e918a98SKim Phillips /* Stack in dcache: cacheable, no memory coherence */ 61472cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 6155afe9722SJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 6165afe9722SJoe Hershberger | BATU_BL_128K \ 6175afe9722SJoe Hershberger | BATU_VS \ 6185afe9722SJoe Hershberger | BATU_VP) 6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 6215e918a98SKim Phillips 6225e918a98SKim Phillips #ifdef CONFIG_PCI 6235e918a98SKim Phillips /* PCI MEM space: cacheable */ 6245afe9722SJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ 62572cd4087SJoe Hershberger | BATL_PP_RW \ 6265afe9722SJoe Hershberger | BATL_MEMCOHERENCE) 6275afe9722SJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ 6285afe9722SJoe Hershberger | BATU_BL_256M \ 6295afe9722SJoe Hershberger | BATU_VS \ 6305afe9722SJoe Hershberger | BATU_VP) 6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6335e918a98SKim Phillips /* PCI MMIO space: cache-inhibit and guarded */ 6345afe9722SJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ 63572cd4087SJoe Hershberger | BATL_PP_RW \ 6365afe9722SJoe Hershberger | BATL_CACHEINHIBIT \ 6375afe9722SJoe Hershberger | BATL_GUARDEDSTORAGE) 6385afe9722SJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ 6395afe9722SJoe Hershberger | BATU_BL_256M \ 6405afe9722SJoe Hershberger | BATU_VS \ 6415afe9722SJoe Hershberger | BATU_VP) 6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6445e918a98SKim Phillips #else 6456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6535e918a98SKim Phillips #endif 6545e918a98SKim Phillips 6555e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB) 6565e918a98SKim Phillips #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 6575e918a98SKim Phillips #endif 6585e918a98SKim Phillips 6595e918a98SKim Phillips /* 6605e918a98SKim Phillips * Environment Configuration 6615e918a98SKim Phillips */ 6625e918a98SKim Phillips #define CONFIG_ENV_OVERWRITE 6635e918a98SKim Phillips 66418e69a35SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 6656c3c5750SNikhil Badola #define CONFIG_USB_STORAGE 6666c3c5750SNikhil Badola #define CONFIG_USB_EHCI 6676c3c5750SNikhil Badola #define CONFIG_USB_EHCI_FSL 6686c3c5750SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 66918e69a35SAnton Vorontsov 6705afe9722SJoe Hershberger #define CONFIG_NETDEV "eth1" 6715e918a98SKim Phillips 6725e918a98SKim Phillips #define CONFIG_HOSTNAME mpc837x_rdb 6738b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 6745afe9722SJoe Hershberger #define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot" 675b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 6765afe9722SJoe Hershberger /* U-Boot image on TFTP server */ 6775afe9722SJoe Hershberger #define CONFIG_UBOOTPATH "u-boot.bin" 6785afe9722SJoe Hershberger #define CONFIG_FDTFILE "mpc8379_rdb.dtb" 6795e918a98SKim Phillips 6805afe9722SJoe Hershberger /* default location for tftp and bootm */ 6815afe9722SJoe Hershberger #define CONFIG_LOADADDR 800000 6825e918a98SKim Phillips #define CONFIG_BAUDRATE 115200 6835e918a98SKim Phillips 6845e918a98SKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \ 6855afe9722SJoe Hershberger "netdev=" CONFIG_NETDEV "\0" \ 6865afe9722SJoe Hershberger "uboot=" CONFIG_UBOOTPATH "\0" \ 6875e918a98SKim Phillips "tftpflash=tftp $loadaddr $uboot;" \ 6885368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 6895368c55dSMarek Vasut " +$filesize; " \ 6905368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 6915368c55dSMarek Vasut " +$filesize; " \ 6925368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 6935368c55dSMarek Vasut " $filesize; " \ 6945368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 6955368c55dSMarek Vasut " +$filesize; " \ 6965368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 6975368c55dSMarek Vasut " $filesize\0" \ 69879f516bcSKim Phillips "fdtaddr=780000\0" \ 6995afe9722SJoe Hershberger "fdtfile=" CONFIG_FDTFILE "\0" \ 7005e918a98SKim Phillips "ramdiskaddr=1000000\0" \ 7015afe9722SJoe Hershberger "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \ 7025e918a98SKim Phillips "console=ttyS0\0" \ 7035e918a98SKim Phillips "setbootargs=setenv bootargs " \ 7045e918a98SKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ 7055e918a98SKim Phillips "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ 7065afe9722SJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 7075afe9722SJoe Hershberger "$netdev:off " \ 7085e918a98SKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" 7095e918a98SKim Phillips 7105e918a98SKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 7115e918a98SKim Phillips "setenv rootdev /dev/nfs;" \ 7125e918a98SKim Phillips "run setbootargs;" \ 7135e918a98SKim Phillips "run setipargs;" \ 7145e918a98SKim Phillips "tftp $loadaddr $bootfile;" \ 7155e918a98SKim Phillips "tftp $fdtaddr $fdtfile;" \ 7165e918a98SKim Phillips "bootm $loadaddr - $fdtaddr" 7175e918a98SKim Phillips 7185e918a98SKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 7195e918a98SKim Phillips "setenv rootdev /dev/ram;" \ 7205e918a98SKim Phillips "run setbootargs;" \ 7215e918a98SKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 7225e918a98SKim Phillips "tftp $loadaddr $bootfile;" \ 7235e918a98SKim Phillips "tftp $fdtaddr $fdtfile;" \ 7245e918a98SKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 7255e918a98SKim Phillips 7265e918a98SKim Phillips #endif /* __CONFIG_H */ 727