xref: /rk3399_rockchip-uboot/include/configs/MPC837XERDB.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
15e918a98SKim Phillips /*
25e918a98SKim Phillips  * Copyright (C) 2007 Freescale Semiconductor, Inc.
35e918a98SKim Phillips  * Kevin Lam <kevin.lam@freescale.com>
45e918a98SKim Phillips  * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
55e918a98SKim Phillips  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
75e918a98SKim Phillips  */
85e918a98SKim Phillips 
95e918a98SKim Phillips #ifndef __CONFIG_H
105e918a98SKim Phillips #define __CONFIG_H
115e918a98SKim Phillips 
125e918a98SKim Phillips /*
135e918a98SKim Phillips  * High Level Configuration Options
145e918a98SKim Phillips  */
155e918a98SKim Phillips #define CONFIG_E300		1 /* E300 family */
162c7920afSPeter Tyser #define CONFIG_MPC837x		1 /* MPC837x CPU specific */
175e918a98SKim Phillips #define CONFIG_MPC837XERDB	1
185e918a98SKim Phillips 
192ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
202ae18241SWolfgang Denk 
2189c7784eSTimur Tabi #define CONFIG_MISC_INIT_R
22c9646ed7SAnton Vorontsov #define CONFIG_HWCONFIG
2389c7784eSTimur Tabi 
2489c7784eSTimur Tabi /*
2589c7784eSTimur Tabi  * On-board devices
2689c7784eSTimur Tabi  */
2789c7784eSTimur Tabi #define CONFIG_TSEC_ENET		/* TSEC Ethernet support */
2889c7784eSTimur Tabi #define CONFIG_VSC7385_ENET
2989c7784eSTimur Tabi 
305e918a98SKim Phillips /*
315e918a98SKim Phillips  * System Clock Setup
325e918a98SKim Phillips  */
335e918a98SKim Phillips #ifdef CONFIG_PCISLAVE
345e918a98SKim Phillips #define CONFIG_83XX_PCICLK	66666667 /* in HZ */
355e918a98SKim Phillips #else
365e918a98SKim Phillips #define CONFIG_83XX_CLKIN	66666667 /* in Hz */
37be9b56dfSKim Phillips #define CONFIG_PCIE
385e918a98SKim Phillips #endif
395e918a98SKim Phillips 
405e918a98SKim Phillips #ifndef CONFIG_SYS_CLK_FREQ
415e918a98SKim Phillips #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
425e918a98SKim Phillips #endif
435e918a98SKim Phillips 
445e918a98SKim Phillips /*
455e918a98SKim Phillips  * Hardware Reset Configuration Word
465e918a98SKim Phillips  */
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
485e918a98SKim Phillips 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
495e918a98SKim Phillips 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
505e918a98SKim Phillips 	HRCWL_SVCOD_DIV_2 |\
515e918a98SKim Phillips 	HRCWL_CSB_TO_CLKIN_5X1 |\
525e918a98SKim Phillips 	HRCWL_CORE_TO_CSB_2X1)
535e918a98SKim Phillips 
545e918a98SKim Phillips #ifdef CONFIG_PCISLAVE
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
565e918a98SKim Phillips 	HRCWH_PCI_AGENT |\
575e918a98SKim Phillips 	HRCWH_PCI1_ARBITER_DISABLE |\
585e918a98SKim Phillips 	HRCWH_CORE_ENABLE |\
595e918a98SKim Phillips 	HRCWH_FROM_0XFFF00100 |\
605e918a98SKim Phillips 	HRCWH_BOOTSEQ_DISABLE |\
615e918a98SKim Phillips 	HRCWH_SW_WATCHDOG_DISABLE |\
625e918a98SKim Phillips 	HRCWH_ROM_LOC_LOCAL_16BIT |\
635e918a98SKim Phillips 	HRCWH_RL_EXT_LEGACY |\
645e918a98SKim Phillips 	HRCWH_TSEC1M_IN_RGMII |\
655e918a98SKim Phillips 	HRCWH_TSEC2M_IN_RGMII |\
665e918a98SKim Phillips 	HRCWH_BIG_ENDIAN |\
675e918a98SKim Phillips 	HRCWH_LDP_CLEAR)
685e918a98SKim Phillips #else
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
705e918a98SKim Phillips 	HRCWH_PCI_HOST |\
715e918a98SKim Phillips 	HRCWH_PCI1_ARBITER_ENABLE |\
725e918a98SKim Phillips 	HRCWH_CORE_ENABLE |\
735e918a98SKim Phillips 	HRCWH_FROM_0X00000100 |\
745e918a98SKim Phillips 	HRCWH_BOOTSEQ_DISABLE |\
755e918a98SKim Phillips 	HRCWH_SW_WATCHDOG_DISABLE |\
765e918a98SKim Phillips 	HRCWH_ROM_LOC_LOCAL_16BIT |\
775e918a98SKim Phillips 	HRCWH_RL_EXT_LEGACY |\
785e918a98SKim Phillips 	HRCWH_TSEC1M_IN_RGMII |\
795e918a98SKim Phillips 	HRCWH_TSEC2M_IN_RGMII |\
805e918a98SKim Phillips 	HRCWH_BIG_ENDIAN |\
815e918a98SKim Phillips 	HRCWH_LDP_CLEAR)
825e918a98SKim Phillips #endif
835e918a98SKim Phillips 
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* System performance - define the value i.e. CONFIG_SYS_XXX
855e918a98SKim Phillips */
865e918a98SKim Phillips 
875e918a98SKim Phillips /* Arbiter Configuration Register */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count (0-7) */
905e918a98SKim Phillips 
915e918a98SKim Phillips /* System Priority Control Regsiter */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP	3	/* eTSEC1&2 emergency priority (0-3) */
935e918a98SKim Phillips 
945e918a98SKim Phillips /* System Clock Configuration Register */
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM	1		/* eTSEC1 clock mode (0-3) */
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM	1		/* eTSEC2 clock mode (0-3) */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM	SCCR_SATACM_2	/* SATA1-4 clock mode (0-3) */
985e918a98SKim Phillips 
995e918a98SKim Phillips /*
1005e918a98SKim Phillips  * System IO Config
1015e918a98SKim Phillips  */
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH		0x08200000
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
1045e918a98SKim Phillips 
1055e918a98SKim Phillips /*
1065e918a98SKim Phillips  * Output Buffer Impedance
1075e918a98SKim Phillips  */
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR		0x30100000
1095e918a98SKim Phillips 
1105e918a98SKim Phillips /*
1115e918a98SKim Phillips  * IMMR new address
1125e918a98SKim Phillips  */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
1145e918a98SKim Phillips 
1155e918a98SKim Phillips /*
11689c7784eSTimur Tabi  * Device configurations
11789c7784eSTimur Tabi  */
11889c7784eSTimur Tabi 
11989c7784eSTimur Tabi /* Vitesse 7385 */
12089c7784eSTimur Tabi 
12189c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET
12289c7784eSTimur Tabi 
12389c7784eSTimur Tabi #define CONFIG_TSEC2
12489c7784eSTimur Tabi 
12589c7784eSTimur Tabi /* The flash address and size of the VSC7385 firmware image */
12689c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE		0xFE7FE000
12789c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE_SIZE	8192
12889c7784eSTimur Tabi 
12989c7784eSTimur Tabi #endif
13089c7784eSTimur Tabi 
13189c7784eSTimur Tabi /*
1325e918a98SKim Phillips  * DDR Setup
1335e918a98SKim Phillips  */
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	0x03000000
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0
1395e918a98SKim Phillips 
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
1415e918a98SKim Phillips 
1425e918a98SKim Phillips #undef CONFIG_DDR_ECC		/* support DDR ECC function */
1435e918a98SKim Phillips #undef CONFIG_DDR_ECC_CMD	/* Use DDR ECC user commands */
1445e918a98SKim Phillips 
1455e918a98SKim Phillips #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU	/* Never assert ODT to internal IOs */
1465e918a98SKim Phillips 
1475e918a98SKim Phillips /*
1485e918a98SKim Phillips  * Manually set up DDR parameters
1495e918a98SKim Phillips  */
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		256		/* MB */
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x0000000f
1522fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1532fef4020SJoe Hershberger 					| CSCONFIG_ODT_WR_ONLY_CURRENT \
1542fef4020SJoe Hershberger 					| CSCONFIG_ROW_BIT_13 \
1552fef4020SJoe Hershberger 					| CSCONFIG_COL_BIT_10)
1565e918a98SKim Phillips 
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
1595e918a98SKim Phillips 				| (0 << TIMING_CFG0_WRT_SHIFT) \
1605e918a98SKim Phillips 				| (0 << TIMING_CFG0_RRT_SHIFT) \
1615e918a98SKim Phillips 				| (0 << TIMING_CFG0_WWT_SHIFT) \
1625e918a98SKim Phillips 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
1635e918a98SKim Phillips 				| (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
1645e918a98SKim Phillips 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
1655e918a98SKim Phillips 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
1665e918a98SKim Phillips 				/* 0x00260802 */ /* DDR400 */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
1685e918a98SKim Phillips 				| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1695e918a98SKim Phillips 				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
1705e918a98SKim Phillips 				| (7 << TIMING_CFG1_CASLAT_SHIFT) \
1715e918a98SKim Phillips 				| (13 << TIMING_CFG1_REFREC_SHIFT) \
1725e918a98SKim Phillips 				| (3 << TIMING_CFG1_WRREC_SHIFT) \
1735e918a98SKim Phillips 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
1745e918a98SKim Phillips 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
1755e918a98SKim Phillips 				/* 0x3937d322 */
1762fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2	((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
1772fef4020SJoe Hershberger 				| (5 << TIMING_CFG2_CPO_SHIFT) \
1782fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
1792fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
1802fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
1812fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1822fef4020SJoe Hershberger 				| (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
1832fef4020SJoe Hershberger 				/* 0x02984cc8 */
1845e918a98SKim Phillips 
1858eceeb7fSKim Phillips #define CONFIG_SYS_DDR_INTERVAL	((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
1868eceeb7fSKim Phillips 				| (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
1875e918a98SKim Phillips 				/* 0x06090100 */
1885e918a98SKim Phillips 
1895e918a98SKim Phillips #if defined(CONFIG_DDR_2T_TIMING)
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1912fef4020SJoe Hershberger 					| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1922fef4020SJoe Hershberger 					| SDRAM_CFG_32_BE \
1932fef4020SJoe Hershberger 					| SDRAM_CFG_2T_EN)
1942fef4020SJoe Hershberger 					/* 0x43088000 */
1955e918a98SKim Phillips #else
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1972fef4020SJoe Hershberger 					| SDRAM_CFG_SDRAM_TYPE_DDR2)
1985e918a98SKim Phillips 					/* 0x43000000 */
1995e918a98SKim Phillips #endif
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00001000 /* 1 posted refresh */
2018eceeb7fSKim Phillips #define CONFIG_SYS_DDR_MODE		((0x0406 << SDRAM_MODE_ESD_SHIFT) \
2025e918a98SKim Phillips 					| (0x0442 << SDRAM_MODE_SD_SHIFT))
2035e918a98SKim Phillips 					/* 0x04400442 */ /* DDR400 */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x00000000
2055e918a98SKim Phillips 
2065e918a98SKim Phillips /*
2075e918a98SKim Phillips  * Memory test
2085e918a98SKim Phillips  */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x0ef70010
2125e918a98SKim Phillips 
2135e918a98SKim Phillips /*
2145e918a98SKim Phillips  * The reserved memory
2155e918a98SKim Phillips  */
21614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
2175e918a98SKim Phillips 
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
2205e918a98SKim Phillips #else
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
2225e918a98SKim Phillips #endif
2235e918a98SKim Phillips 
22416c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN	(512 * 1024) /* Reserve 512 kB for Mon */
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
2265e918a98SKim Phillips 
2275e918a98SKim Phillips /*
2285e918a98SKim Phillips  * Initial RAM Base Address Setup
2295e918a98SKim Phillips  */
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
232553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
2335afe9722SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
2345afe9722SJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2355e918a98SKim Phillips 
2365e918a98SKim Phillips /*
2375e918a98SKim Phillips  * Local Bus Configuration & Clock Setup
2385e918a98SKim Phillips  */
239c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
240c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_8
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
2420914f483SBecky Bruce #define CONFIG_FSL_ELBC		1
2435e918a98SKim Phillips 
2445e918a98SKim Phillips /*
2455e918a98SKim Phillips  * FLASH on the Local Bus
2465e918a98SKim Phillips  */
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
24800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		8 /* max FLASH size is 32M */
2515e918a98SKim Phillips 
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO		/* display empty sectors */
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	/* buffer up multiple bytes */
2555e918a98SKim Phillips 
2565afe9722SJoe Hershberger 					/* Window base at flash base */
2575afe9722SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000016	/* 8 MB window size */
2595e918a98SKim Phillips 
2605afe9722SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
2617d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port */ \
2627d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
2635afe9722SJoe Hershberger 				| BR_V)		/* valid */
2647d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
2655e918a98SKim Phillips 				| OR_GPCM_XACS \
2665e918a98SKim Phillips 				| OR_GPCM_SCY_9 \
2677d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2685e918a98SKim Phillips 				| OR_GPCM_EAD)
2697d6a0982SJoe Hershberger 				/* 0xFF800191 */
2705e918a98SKim Phillips 
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	256 /* max sectors per device */
2735e918a98SKim Phillips 
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2775e918a98SKim Phillips 
27846a3aeeaSAnton Vorontsov /*
27946a3aeeaSAnton Vorontsov  * NAND Flash on the Local Bus
28046a3aeeaSAnton Vorontsov  */
2817d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE	0xE0600000
2825afe9722SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_NAND_BASE \
2837d6a0982SJoe Hershberger 				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
2847d6a0982SJoe Hershberger 				| BR_PS_8		/* 8 bit port */ \
2857d6a0982SJoe Hershberger 				| BR_MS_FCM		/* MSEL = FCM */ \
2865afe9722SJoe Hershberger 				| BR_V)			/* valid */
2877d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM	(OR_AM_32KB \
2885afe9722SJoe Hershberger 				| OR_FCM_CSCT \
2895afe9722SJoe Hershberger 				| OR_FCM_CST \
2905afe9722SJoe Hershberger 				| OR_FCM_CHT \
2915afe9722SJoe Hershberger 				| OR_FCM_SCY_1 \
2925afe9722SJoe Hershberger 				| OR_FCM_TRLX \
2935afe9722SJoe Hershberger 				| OR_FCM_EHTR)
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
2957d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
29646a3aeeaSAnton Vorontsov 
29789c7784eSTimur Tabi /* Vitesse 7385 */
29889c7784eSTimur Tabi 
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VSC7385_BASE	0xF0000000
3005e918a98SKim Phillips 
30189c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET
30289c7784eSTimur Tabi 
3037d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_VSC7385_BASE \
3047d6a0982SJoe Hershberger 					| BR_PS_8 \
3057d6a0982SJoe Hershberger 					| BR_MS_GPCM \
3067d6a0982SJoe Hershberger 					| BR_V)
3077d6a0982SJoe Hershberger 					/* 0xF0000801 */
3087d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM		(OR_AM_128KB \
3097d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
3107d6a0982SJoe Hershberger 					| OR_GPCM_XACS \
3117d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
3127d6a0982SJoe Hershberger 					| OR_GPCM_SETA \
3137d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
3147d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
3157d6a0982SJoe Hershberger 					| OR_GPCM_EAD)
3167d6a0982SJoe Hershberger 					/* 0xfffe09ff */
3177d6a0982SJoe Hershberger 
3185afe9722SJoe Hershberger 					/* Access Base */
3195afe9722SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_VSC7385_BASE
3207d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_128KB)
3215e918a98SKim Phillips 
32289c7784eSTimur Tabi #endif
32389c7784eSTimur Tabi 
3245e918a98SKim Phillips /*
3255e918a98SKim Phillips  * Serial Port
3265e918a98SKim Phillips  */
3275e918a98SKim Phillips #define CONFIG_CONS_INDEX	1
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
3315e918a98SKim Phillips 
3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \
3335e918a98SKim Phillips 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
3345e918a98SKim Phillips 
3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
3375e918a98SKim Phillips 
3382bd7460eSAnton Vorontsov /* SERDES */
3392bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES
3402bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES1	0xe3000
3412bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES2	0xe3100
3422bd7460eSAnton Vorontsov 
3435e918a98SKim Phillips /* I2C */
34400f792e0SHeiko Schocher #define CONFIG_SYS_I2C
34500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
34600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
34700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
34800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
34900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
3505e918a98SKim Phillips 
3515e918a98SKim Phillips /*
3525e918a98SKim Phillips  * Config on-board RTC
3535e918a98SKim Phillips  */
3545e918a98SKim Phillips #define CONFIG_RTC_DS1374	/* use ds1374 rtc via i2c */
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
3565e918a98SKim Phillips 
3575e918a98SKim Phillips /*
3585e918a98SKim Phillips  * General PCI
3595e918a98SKim Phillips  * Addresses are mapped 1-1.
3605e918a98SKim Phillips  */
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE		0x80000000
3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS		CONFIG_SYS_PCI_MEM_BASE
3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE		0x10000000 /* 256M */
3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE		0x00000000
3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
3705e918a98SKim Phillips 
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
3745e918a98SKim Phillips 
3757e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE		0xA0000000
3767e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE	0xA0000000
3777e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE	0x08000000
3787e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE	0xA8000000
3797e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA8000000
3807e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
3817e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
3827e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS	0xB8000000
3837e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
3847e915580SAnton Vorontsov 
3857e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE		0xC0000000
3867e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE	0xC0000000
3877e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE	0x08000000
3887e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE	0xC8000000
3897e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS	0xC8000000
3907e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
3917e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
3927e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS	0xD8000000
3937e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000
3947e915580SAnton Vorontsov 
3955e918a98SKim Phillips #ifdef CONFIG_PCI
396842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
3975e918a98SKim Phillips 
3985e918a98SKim Phillips #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
4005e918a98SKim Phillips #endif	/* CONFIG_PCI */
4015e918a98SKim Phillips 
4025e918a98SKim Phillips /*
4035e918a98SKim Phillips  * TSEC
4045e918a98SKim Phillips  */
40589c7784eSTimur Tabi #ifdef CONFIG_TSEC_ENET
4065e918a98SKim Phillips 
40789c7784eSTimur Tabi #define CONFIG_GMII			/* MII PHY management */
40889c7784eSTimur Tabi 
40989c7784eSTimur Tabi #define CONFIG_TSEC1
41089c7784eSTimur Tabi 
41189c7784eSTimur Tabi #ifdef CONFIG_TSEC1
41289c7784eSTimur Tabi #define CONFIG_HAS_ETH0
4135e918a98SKim Phillips #define CONFIG_TSEC1_NAME		"TSEC0"
4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET		0x24000
4155e918a98SKim Phillips #define TSEC1_PHY_ADDR			2
4165e918a98SKim Phillips #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
4175e918a98SKim Phillips #define TSEC1_PHYIDX			0
41889c7784eSTimur Tabi #endif
4195e918a98SKim Phillips 
42089c7784eSTimur Tabi #ifdef CONFIG_TSEC2
42189c7784eSTimur Tabi #define CONFIG_HAS_ETH1
42289c7784eSTimur Tabi #define CONFIG_TSEC2_NAME		"TSEC1"
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET		0x25000
42489c7784eSTimur Tabi #define TSEC2_PHY_ADDR			0x1c
42589c7784eSTimur Tabi #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
42689c7784eSTimur Tabi #define TSEC2_PHYIDX			0
42789c7784eSTimur Tabi #endif
4285e918a98SKim Phillips 
4295e918a98SKim Phillips /* Options are: TSEC[0-1] */
4305e918a98SKim Phillips #define CONFIG_ETHPRIME			"TSEC0"
4315e918a98SKim Phillips 
43289c7784eSTimur Tabi #endif
43389c7784eSTimur Tabi 
4345e918a98SKim Phillips /*
435730e7929SKim Phillips  * SATA
436730e7929SKim Phillips  */
437730e7929SKim Phillips #define CONFIG_LIBATA
438730e7929SKim Phillips #define CONFIG_FSL_SATA
439730e7929SKim Phillips 
4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
441730e7929SKim Phillips #define CONFIG_SATA1
4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET	0x18000
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
445730e7929SKim Phillips #define CONFIG_SATA2
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET	0x19000
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
449730e7929SKim Phillips 
450730e7929SKim Phillips #ifdef CONFIG_FSL_SATA
451730e7929SKim Phillips #define CONFIG_LBA48
452730e7929SKim Phillips #endif
453730e7929SKim Phillips 
454730e7929SKim Phillips /*
4555e918a98SKim Phillips  * Environment
4565e918a98SKim Phillips  */
4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
4585afe9722SJoe Hershberger 	#define CONFIG_ENV_ADDR		\
4595afe9722SJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
4600e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x10000	/* 64K (one sector) for env */
4610e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x4000
4625e918a98SKim Phillips #else
4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE-0x1000)
4640e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
4655e918a98SKim Phillips #endif
4665e918a98SKim Phillips 
4675e918a98SKim Phillips #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
4695e918a98SKim Phillips 
4705e918a98SKim Phillips /*
4715e918a98SKim Phillips  * BOOTP options
4725e918a98SKim Phillips  */
4735e918a98SKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE
4745e918a98SKim Phillips #define CONFIG_BOOTP_BOOTPATH
4755e918a98SKim Phillips #define CONFIG_BOOTP_GATEWAY
4765e918a98SKim Phillips #define CONFIG_BOOTP_HOSTNAME
4775e918a98SKim Phillips 
4785e918a98SKim Phillips /*
4795e918a98SKim Phillips  * Command line configuration.
4805e918a98SKim Phillips  */
4815e918a98SKim Phillips 
4825e918a98SKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
483a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
4845e918a98SKim Phillips 
4855e918a98SKim Phillips #undef CONFIG_WATCHDOG		/* watchdog disabled */
4865e918a98SKim Phillips 
487c9646ed7SAnton Vorontsov #ifdef CONFIG_MMC
488c9646ed7SAnton Vorontsov #define CONFIG_FSL_ESDHC
489a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX
490c9646ed7SAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC83xx_ESDHC_ADDR
491c9646ed7SAnton Vorontsov #endif
492c9646ed7SAnton Vorontsov 
4935e918a98SKim Phillips /*
4945e918a98SKim Phillips  * Miscellaneous configurable options
4955e918a98SKim Phillips  */
4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP	/* undef to save memory */
4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
4985e918a98SKim Phillips 
4995e918a98SKim Phillips /*
5005e918a98SKim Phillips  * For booting Linux, the board info and command line data
5019f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
5025e918a98SKim Phillips  * the maximum mapped by the Linux kernel during initialization.
5035e918a98SKim Phillips  */
5049f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
505*63865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
5065e918a98SKim Phillips 
5075e918a98SKim Phillips /*
5085e918a98SKim Phillips  * Core HID Setup
5095e918a98SKim Phillips  */
5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
5115afe9722SJoe Hershberger #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK \
5125afe9722SJoe Hershberger 				| HID0_ENABLE_INSTRUCTION_CACHE)
5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
5145e918a98SKim Phillips 
5155e918a98SKim Phillips /*
5165e918a98SKim Phillips  * MMU Setup
5175e918a98SKim Phillips  */
5185e918a98SKim Phillips 
51931d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
52031d82672SBecky Bruce 
5215e918a98SKim Phillips /* DDR: cache cacheable */
5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER		CONFIG_SYS_SDRAM_BASE
5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER		(CONFIG_SYS_SDRAM_BASE + 0x10000000)
5245e918a98SKim Phillips 
5255afe9722SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_LOWER \
52672cd4087SJoe Hershberger 				| BATL_PP_RW \
5275afe9722SJoe Hershberger 				| BATL_MEMCOHERENCE)
5285afe9722SJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_LOWER \
5295afe9722SJoe Hershberger 				| BATU_BL_256M \
5305afe9722SJoe Hershberger 				| BATU_VS \
5315afe9722SJoe Hershberger 				| BATU_VP)
5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
5345e918a98SKim Phillips 
5355afe9722SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_SDRAM_UPPER \
53672cd4087SJoe Hershberger 				| BATL_PP_RW \
5375afe9722SJoe Hershberger 				| BATL_MEMCOHERENCE)
5385afe9722SJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_SDRAM_UPPER \
5395afe9722SJoe Hershberger 				| BATU_BL_256M \
5405afe9722SJoe Hershberger 				| BATU_VS \
5415afe9722SJoe Hershberger 				| BATU_VP)
5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
5445e918a98SKim Phillips 
5455e918a98SKim Phillips /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
5465afe9722SJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_IMMR \
54772cd4087SJoe Hershberger 				| BATL_PP_RW \
5485afe9722SJoe Hershberger 				| BATL_CACHEINHIBIT \
5495afe9722SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5505afe9722SJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_IMMR \
5515afe9722SJoe Hershberger 				| BATU_BL_8M \
5525afe9722SJoe Hershberger 				| BATU_VS \
5535afe9722SJoe Hershberger 				| BATU_VP)
5546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
5556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
5565e918a98SKim Phillips 
5575e918a98SKim Phillips /* L2 Switch: cache-inhibit and guarded */
5585afe9722SJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_VSC7385_BASE \
55972cd4087SJoe Hershberger 				| BATL_PP_RW \
5605afe9722SJoe Hershberger 				| BATL_CACHEINHIBIT \
5615afe9722SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5625afe9722SJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_VSC7385_BASE \
5635afe9722SJoe Hershberger 				| BATU_BL_128K \
5645afe9722SJoe Hershberger 				| BATU_VS \
5655afe9722SJoe Hershberger 				| BATU_VP)
5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
5685e918a98SKim Phillips 
5695e918a98SKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */
5705afe9722SJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_FLASH_BASE \
57172cd4087SJoe Hershberger 				| BATL_PP_RW \
5725afe9722SJoe Hershberger 				| BATL_MEMCOHERENCE)
5735afe9722SJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_FLASH_BASE \
5745afe9722SJoe Hershberger 				| BATU_BL_32M \
5755afe9722SJoe Hershberger 				| BATU_VS \
5765afe9722SJoe Hershberger 				| BATU_VP)
5775afe9722SJoe Hershberger #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_FLASH_BASE \
57872cd4087SJoe Hershberger 				| BATL_PP_RW \
5795afe9722SJoe Hershberger 				| BATL_CACHEINHIBIT \
5805afe9722SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
5825e918a98SKim Phillips 
5835e918a98SKim Phillips /* Stack in dcache: cacheable, no memory coherence */
58472cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
5855afe9722SJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
5865afe9722SJoe Hershberger 				| BATU_BL_128K \
5875afe9722SJoe Hershberger 				| BATU_VS \
5885afe9722SJoe Hershberger 				| BATU_VP)
5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
5915e918a98SKim Phillips 
5925e918a98SKim Phillips #ifdef CONFIG_PCI
5935e918a98SKim Phillips /* PCI MEM space: cacheable */
5945afe9722SJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI_MEM_PHYS \
59572cd4087SJoe Hershberger 				| BATL_PP_RW \
5965afe9722SJoe Hershberger 				| BATL_MEMCOHERENCE)
5975afe9722SJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI_MEM_PHYS \
5985afe9722SJoe Hershberger 				| BATU_BL_256M \
5995afe9722SJoe Hershberger 				| BATU_VS \
6005afe9722SJoe Hershberger 				| BATU_VP)
6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
6035e918a98SKim Phillips /* PCI MMIO space: cache-inhibit and guarded */
6045afe9722SJoe Hershberger #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI_MMIO_PHYS \
60572cd4087SJoe Hershberger 				| BATL_PP_RW \
6065afe9722SJoe Hershberger 				| BATL_CACHEINHIBIT \
6075afe9722SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
6085afe9722SJoe Hershberger #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI_MMIO_PHYS \
6095afe9722SJoe Hershberger 				| BATU_BL_256M \
6105afe9722SJoe Hershberger 				| BATU_VS \
6115afe9722SJoe Hershberger 				| BATU_VP)
6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
6136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
6145e918a98SKim Phillips #else
6156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
6206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
6216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
6235e918a98SKim Phillips #endif
6245e918a98SKim Phillips 
6255e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB)
6265e918a98SKim Phillips #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
6275e918a98SKim Phillips #endif
6285e918a98SKim Phillips 
6295e918a98SKim Phillips /*
6305e918a98SKim Phillips  * Environment Configuration
6315e918a98SKim Phillips  */
6325e918a98SKim Phillips #define CONFIG_ENV_OVERWRITE
6335e918a98SKim Phillips 
63418e69a35SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB
6356c3c5750SNikhil Badola #define CONFIG_USB_EHCI_FSL
6366c3c5750SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
63718e69a35SAnton Vorontsov 
6385afe9722SJoe Hershberger #define CONFIG_NETDEV		"eth1"
6395e918a98SKim Phillips 
6405e918a98SKim Phillips #define CONFIG_HOSTNAME		mpc837x_rdb
6418b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfsroot"
6425afe9722SJoe Hershberger #define CONFIG_RAMDISKFILE	"rootfs.ext2.gz.uboot"
643b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
6445afe9722SJoe Hershberger 				/* U-Boot image on TFTP server */
6455afe9722SJoe Hershberger #define CONFIG_UBOOTPATH	"u-boot.bin"
6465afe9722SJoe Hershberger #define CONFIG_FDTFILE		"mpc8379_rdb.dtb"
6475e918a98SKim Phillips 
6485afe9722SJoe Hershberger 				/* default location for tftp and bootm */
6495afe9722SJoe Hershberger #define CONFIG_LOADADDR		800000
6505e918a98SKim Phillips 
6515e918a98SKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \
6525afe9722SJoe Hershberger 	"netdev=" CONFIG_NETDEV "\0"				\
6535afe9722SJoe Hershberger 	"uboot=" CONFIG_UBOOTPATH "\0"					\
6545e918a98SKim Phillips 	"tftpflash=tftp $loadaddr $uboot;"				\
6555368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
6565368c55dSMarek Vasut 			" +$filesize; "	\
6575368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
6585368c55dSMarek Vasut 			" +$filesize; "	\
6595368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6605368c55dSMarek Vasut 			" $filesize; "	\
6615368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
6625368c55dSMarek Vasut 			" +$filesize; "	\
6635368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6645368c55dSMarek Vasut 			" $filesize\0"	\
66579f516bcSKim Phillips 	"fdtaddr=780000\0"						\
6665afe9722SJoe Hershberger 	"fdtfile=" CONFIG_FDTFILE "\0"					\
6675e918a98SKim Phillips 	"ramdiskaddr=1000000\0"						\
6685afe9722SJoe Hershberger 	"ramdiskfile=" CONFIG_RAMDISKFILE "\0"				\
6695e918a98SKim Phillips 	"console=ttyS0\0"						\
6705e918a98SKim Phillips 	"setbootargs=setenv bootargs "					\
6715e918a98SKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
6725e918a98SKim Phillips 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	\
6735afe9722SJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
6745afe9722SJoe Hershberger 							"$netdev:off "	\
6755e918a98SKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
6765e918a98SKim Phillips 
6775e918a98SKim Phillips #define CONFIG_NFSBOOTCOMMAND						\
6785e918a98SKim Phillips 	"setenv rootdev /dev/nfs;"					\
6795e918a98SKim Phillips 	"run setbootargs;"						\
6805e918a98SKim Phillips 	"run setipargs;"						\
6815e918a98SKim Phillips 	"tftp $loadaddr $bootfile;"					\
6825e918a98SKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
6835e918a98SKim Phillips 	"bootm $loadaddr - $fdtaddr"
6845e918a98SKim Phillips 
6855e918a98SKim Phillips #define CONFIG_RAMBOOTCOMMAND						\
6865e918a98SKim Phillips 	"setenv rootdev /dev/ram;"					\
6875e918a98SKim Phillips 	"run setbootargs;"						\
6885e918a98SKim Phillips 	"tftp $ramdiskaddr $ramdiskfile;"				\
6895e918a98SKim Phillips 	"tftp $loadaddr $bootfile;"					\
6905e918a98SKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
6915e918a98SKim Phillips 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
6925e918a98SKim Phillips 
6935e918a98SKim Phillips #endif	/* __CONFIG_H */
694