119580e66SDave Liu /* 219580e66SDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 319580e66SDave Liu * Dave Liu <daveliu@freescale.com> 419580e66SDave Liu * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 619580e66SDave Liu */ 719580e66SDave Liu 819580e66SDave Liu #ifndef __CONFIG_H 919580e66SDave Liu #define __CONFIG_H 1019580e66SDave Liu 11*fdfaa29eSKim Phillips #define CONFIG_SYS_GENERIC_BOARD 12*fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO 13*fdfaa29eSKim Phillips 1419580e66SDave Liu /* 1519580e66SDave Liu * High Level Configuration Options 1619580e66SDave Liu */ 1719580e66SDave Liu #define CONFIG_E300 1 /* E300 family */ 182c7920afSPeter Tyser #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 1919580e66SDave Liu #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */ 2019580e66SDave Liu 212ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 222ae18241SWolfgang Denk 2319580e66SDave Liu /* 2419580e66SDave Liu * System Clock Setup 2519580e66SDave Liu */ 2619580e66SDave Liu #ifdef CONFIG_PCISLAVE 2719580e66SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 2819580e66SDave Liu #else 2919580e66SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 3019580e66SDave Liu #endif 3119580e66SDave Liu 3219580e66SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 3319580e66SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 3419580e66SDave Liu #endif 3519580e66SDave Liu 3619580e66SDave Liu /* 3719580e66SDave Liu * Hardware Reset Configuration Word 3819580e66SDave Liu * if CLKIN is 66MHz, then 3919580e66SDave Liu * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz 4019580e66SDave Liu */ 416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 4219580e66SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 4319580e66SDave Liu HRCWL_DDR_TO_SCB_CLK_1X1 |\ 4419580e66SDave Liu HRCWL_SVCOD_DIV_2 |\ 4519580e66SDave Liu HRCWL_CSB_TO_CLKIN_6X1 |\ 4619580e66SDave Liu HRCWL_CORE_TO_CSB_1_5X1) 4719580e66SDave Liu 4819580e66SDave Liu #ifdef CONFIG_PCISLAVE 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 5019580e66SDave Liu HRCWH_PCI_AGENT |\ 5119580e66SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 5219580e66SDave Liu HRCWH_CORE_ENABLE |\ 5319580e66SDave Liu HRCWH_FROM_0XFFF00100 |\ 5419580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 5519580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 5619580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 5719580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 5819580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 5919580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 6019580e66SDave Liu HRCWH_BIG_ENDIAN |\ 6119580e66SDave Liu HRCWH_LDP_CLEAR) 6219580e66SDave Liu #else 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 6419580e66SDave Liu HRCWH_PCI_HOST |\ 6519580e66SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 6619580e66SDave Liu HRCWH_CORE_ENABLE |\ 6719580e66SDave Liu HRCWH_FROM_0X00000100 |\ 6819580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6919580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 7019580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 7119580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 7219580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 7319580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 7419580e66SDave Liu HRCWH_BIG_ENDIAN |\ 7519580e66SDave Liu HRCWH_LDP_CLEAR) 7619580e66SDave Liu #endif 7719580e66SDave Liu 78bd4458cbSDave Liu /* Arbiter Configuration Register */ 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 81bd4458cbSDave Liu 82bd4458cbSDave Liu /* System Priority Control Register */ 836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */ 84bd4458cbSDave Liu 8519580e66SDave Liu /* 86bd4458cbSDave Liu * IP blocks clock configuration 8719580e66SDave Liu */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */ 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */ 9119580e66SDave Liu 9219580e66SDave Liu /* 9319580e66SDave Liu * System IO Config 9419580e66SDave Liu */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 9719580e66SDave Liu 9819580e66SDave Liu /* 9919580e66SDave Liu * Output Buffer Impedance 10019580e66SDave Liu */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR 0x31100000 10219580e66SDave Liu 10319580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 10419580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_R 105c78c6783SAnton Vorontsov #define CONFIG_HWCONFIG 10619580e66SDave Liu 10719580e66SDave Liu /* 10819580e66SDave Liu * IMMR new address 10919580e66SDave Liu */ 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 11119580e66SDave Liu 11219580e66SDave Liu /* 11319580e66SDave Liu * DDR Setup 11419580e66SDave Liu */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 1202fef4020SJoe Hershberger #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \ 1212fef4020SJoe Hershberger | DDRCDR_ODT \ 1222fef4020SJoe Hershberger | DDRCDR_Q_DRN) 1232fef4020SJoe Hershberger /* 0x80080001 */ /* ODT 150ohm on SoC */ 12419580e66SDave Liu 12519580e66SDave Liu #undef CONFIG_DDR_ECC /* support DDR ECC function */ 12619580e66SDave Liu #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 12719580e66SDave Liu 12819580e66SDave Liu #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 12919580e66SDave Liu #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 13019580e66SDave Liu 13119580e66SDave Liu #if defined(CONFIG_SPD_EEPROM) 13219580e66SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */ 13319580e66SDave Liu #else 13419580e66SDave Liu /* 13519580e66SDave Liu * Manually set up DDR parameters 1367e74d63dSDave Liu * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM 13719580e66SDave Liu * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5 13819580e66SDave Liu */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 512 /* MB */ 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1422fef4020SJoe Hershberger | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \ 1432fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \ 1448d85808fSJoe Hershberger | CSCONFIG_ROW_BIT_14 \ 1458d85808fSJoe Hershberger | CSCONFIG_COL_BIT_10) 14619580e66SDave Liu /* 0x80010202 */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 14919580e66SDave Liu | (0 << TIMING_CFG0_WRT_SHIFT) \ 15019580e66SDave Liu | (0 << TIMING_CFG0_RRT_SHIFT) \ 15119580e66SDave Liu | (0 << TIMING_CFG0_WWT_SHIFT) \ 15219580e66SDave Liu | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 15319580e66SDave Liu | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 15419580e66SDave Liu | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 15519580e66SDave Liu | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 15619580e66SDave Liu /* 0x00620802 */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 15819580e66SDave Liu | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 15919580e66SDave Liu | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 16019580e66SDave Liu | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 16119580e66SDave Liu | (13 << TIMING_CFG1_REFREC_SHIFT) \ 16219580e66SDave Liu | (3 << TIMING_CFG1_WRREC_SHIFT) \ 16319580e66SDave Liu | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 16419580e66SDave Liu | (2 << TIMING_CFG1_WRTORD_SHIFT)) 16519580e66SDave Liu /* 0x3935d322 */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 16719580e66SDave Liu | (6 << TIMING_CFG2_CPO_SHIFT) \ 16819580e66SDave Liu | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 16919580e66SDave Liu | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 17019580e66SDave Liu | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 17119580e66SDave Liu | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 17219580e66SDave Liu | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1737e74d63dSDave Liu /* 0x131088c8 */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \ 17519580e66SDave Liu | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 17619580e66SDave Liu /* 0x03E00100 */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 18019580e66SDave Liu | (0x1432 << SDRAM_MODE_SD_SHIFT)) 1817e74d63dSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 18319580e66SDave Liu #endif 18419580e66SDave Liu 18519580e66SDave Liu /* 18619580e66SDave Liu * Memory test 18719580e66SDave Liu */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 19119580e66SDave Liu 19219580e66SDave Liu /* 19319580e66SDave Liu * The reserved memory 19419580e66SDave Liu */ 19514d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 19619580e66SDave Liu 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 19919580e66SDave Liu #else 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 20119580e66SDave Liu #endif 20219580e66SDave Liu 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 204b3379f3fSAnton Vorontsov #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 20619580e66SDave Liu 20719580e66SDave Liu /* 20819580e66SDave Liu * Initial RAM Base Address Setup 20919580e66SDave Liu */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 212553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 2138d85808fSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 2148d85808fSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 21519580e66SDave Liu 21619580e66SDave Liu /* 21719580e66SDave Liu * Local Bus Configuration & Clock Setup 21819580e66SDave Liu */ 219c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 220c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 2220914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 22319580e66SDave Liu 22419580e66SDave Liu /* 22519580e66SDave Liu * FLASH on the Local Bus 22619580e66SDave Liu */ 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 22800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 23219580e66SDave Liu 2338d85808fSJoe Hershberger /* Window base at flash base */ 2348d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2357d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 23619580e66SDave Liu 2378d85808fSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 2387d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2397d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 240ded08317SDave Liu | BR_V) /* valid */ 2417d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 242ded08317SDave Liu | OR_UPM_XAM \ 243ded08317SDave Liu | OR_GPCM_CSNT \ 244f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 245ded08317SDave Liu | OR_GPCM_XACS \ 246ded08317SDave Liu | OR_GPCM_SCY_15 \ 2477d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2487d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 249ded08317SDave Liu | OR_GPCM_EAD) 250ded08317SDave Liu /* 0xFE000FF7 */ 25119580e66SDave Liu 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 25419580e66SDave Liu 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 25819580e66SDave Liu 25919580e66SDave Liu /* 26019580e66SDave Liu * BCSR on the Local Bus 26119580e66SDave Liu */ 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 2638d85808fSJoe Hershberger /* Access window base at BCSR base */ 2648d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 2657d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 26619580e66SDave Liu 2677d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 2687d6a0982SJoe Hershberger | BR_PS_8 \ 2697d6a0982SJoe Hershberger | BR_MS_GPCM \ 2707d6a0982SJoe Hershberger | BR_V) 2717d6a0982SJoe Hershberger /* 0xF8000801 */ 2727d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2737d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2747d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2757d6a0982SJoe Hershberger | OR_GPCM_XACS \ 2767d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2777d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2787d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2797d6a0982SJoe Hershberger | OR_GPCM_EAD) 2807d6a0982SJoe Hershberger /* 0xFFFFE9F7 */ 28119580e66SDave Liu 28219580e66SDave Liu /* 28319580e66SDave Liu * NAND Flash on the Local Bus 28419580e66SDave Liu */ 285b3379f3fSAnton Vorontsov #define CONFIG_CMD_NAND 1 286b3379f3fSAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 287b3379f3fSAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 288b3379f3fSAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 289b3379f3fSAnton Vorontsov 2907d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE 0xE0600000 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \ 2927d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 2938d85808fSJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 29419580e66SDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 29519580e66SDave Liu | BR_V) /* valid */ 2967d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \ 297b3379f3fSAnton Vorontsov | OR_FCM_BCTLD \ 29819580e66SDave Liu | OR_FCM_CST \ 29919580e66SDave Liu | OR_FCM_CHT \ 30019580e66SDave Liu | OR_FCM_SCY_1 \ 301b3379f3fSAnton Vorontsov | OR_FCM_RST \ 30219580e66SDave Liu | OR_FCM_TRLX \ 30319580e66SDave Liu | OR_FCM_EHTR) 304b3379f3fSAnton Vorontsov /* 0xFFFF919E */ 30519580e66SDave Liu 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE 3077d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 30819580e66SDave Liu 30919580e66SDave Liu /* 31019580e66SDave Liu * Serial Port 31119580e66SDave Liu */ 31219580e66SDave Liu #define CONFIG_CONS_INDEX 1 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 31719580e66SDave Liu 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 31919580e66SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 32019580e66SDave Liu 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 32319580e66SDave Liu 32419580e66SDave Liu /* Use the HUSH parser */ 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 32619580e66SDave Liu 32719580e66SDave Liu /* Pass open firmware flat tree */ 32819580e66SDave Liu #define CONFIG_OF_LIBFDT 1 32919580e66SDave Liu #define CONFIG_OF_BOARD_SETUP 1 3305b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 33119580e66SDave Liu 33219580e66SDave Liu /* I2C */ 33300f792e0SHeiko Schocher #define CONFIG_SYS_I2C 33400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 33500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 33600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 33700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 33800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 33919580e66SDave Liu 34019580e66SDave Liu /* 34119580e66SDave Liu * Config on-board RTC 34219580e66SDave Liu */ 34319580e66SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 34519580e66SDave Liu 34619580e66SDave Liu /* 34719580e66SDave Liu * General PCI 34819580e66SDave Liu * Addresses are mapped 1-1. 34919580e66SDave Liu */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 35919580e66SDave Liu 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 36319580e66SDave Liu 3648b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3658b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 3668b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 3678b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 3688b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 3698b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3708b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3718b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 3728b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3738b34557cSAnton Vorontsov 3748b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3758b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 3768b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 3778b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 3788b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 3798b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3808b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3818b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 3828b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3838b34557cSAnton Vorontsov 38419580e66SDave Liu #ifdef CONFIG_PCI 385842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 38600f7bbaeSAnton Vorontsov #ifndef __ASSEMBLY__ 38700f7bbaeSAnton Vorontsov extern int board_pci_host_broken(void); 38800f7bbaeSAnton Vorontsov #endif 389be9b56dfSKim Phillips #define CONFIG_PCIE 39019580e66SDave Liu #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */ 39119580e66SDave Liu 3923bf1be3cSAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */ 3936c3c5750SNikhil Badola #define CONFIG_CMD_USB 3946c3c5750SNikhil Badola #define CONFIG_USB_STORAGE 3956c3c5750SNikhil Badola #define CONFIG_USB_EHCI 3966c3c5750SNikhil Badola #define CONFIG_USB_EHCI_FSL 3976c3c5750SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 3983bf1be3cSAnton Vorontsov 39919580e66SDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 40019580e66SDave Liu 40119580e66SDave Liu #undef CONFIG_EEPRO100 40219580e66SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 40419580e66SDave Liu #endif /* CONFIG_PCI */ 40519580e66SDave Liu 40619580e66SDave Liu /* 40719580e66SDave Liu * TSEC 40819580e66SDave Liu */ 40919580e66SDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 41419580e66SDave Liu 41519580e66SDave Liu /* 41619580e66SDave Liu * TSEC ethernet configuration 41719580e66SDave Liu */ 41819580e66SDave Liu #define CONFIG_MII 1 /* MII PHY management */ 41919580e66SDave Liu #define CONFIG_TSEC1 1 42019580e66SDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 42119580e66SDave Liu #define CONFIG_TSEC2 1 42219580e66SDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 42319580e66SDave Liu #define TSEC1_PHY_ADDR 2 42419580e66SDave Liu #define TSEC2_PHY_ADDR 3 4251da83a63SAnton Vorontsov #define TSEC1_PHY_ADDR_SGMII 8 4261da83a63SAnton Vorontsov #define TSEC2_PHY_ADDR_SGMII 4 42719580e66SDave Liu #define TSEC1_PHYIDX 0 42819580e66SDave Liu #define TSEC2_PHYIDX 0 42919580e66SDave Liu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 43019580e66SDave Liu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 43119580e66SDave Liu 43219580e66SDave Liu /* Options are: TSEC[0-1] */ 43319580e66SDave Liu #define CONFIG_ETHPRIME "eTSEC1" 43419580e66SDave Liu 4356f8c85e8SDave Liu /* SERDES */ 4366f8c85e8SDave Liu #define CONFIG_FSL_SERDES 4376f8c85e8SDave Liu #define CONFIG_FSL_SERDES1 0xe3000 4386f8c85e8SDave Liu #define CONFIG_FSL_SERDES2 0xe3100 4396f8c85e8SDave Liu 44019580e66SDave Liu /* 4412eeb3e4fSDave Liu * SATA 4422eeb3e4fSDave Liu */ 4432eeb3e4fSDave Liu #define CONFIG_LIBATA 4442eeb3e4fSDave Liu #define CONFIG_FSL_SATA 4452eeb3e4fSDave Liu 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 4472eeb3e4fSDave Liu #define CONFIG_SATA1 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 4512eeb3e4fSDave Liu #define CONFIG_SATA2 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 4552eeb3e4fSDave Liu 4562eeb3e4fSDave Liu #ifdef CONFIG_FSL_SATA 4572eeb3e4fSDave Liu #define CONFIG_LBA48 4582eeb3e4fSDave Liu #define CONFIG_CMD_SATA 4592eeb3e4fSDave Liu #define CONFIG_DOS_PARTITION 4602eeb3e4fSDave Liu #define CONFIG_CMD_EXT2 4612eeb3e4fSDave Liu #endif 4622eeb3e4fSDave Liu 4632eeb3e4fSDave Liu /* 46419580e66SDave Liu * Environment 46519580e66SDave Liu */ 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4675a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4688d85808fSJoe Hershberger #define CONFIG_ENV_ADDR \ 4698d85808fSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4700e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4710e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 47219580e66SDave Liu #else 4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 47493f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4760e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 47719580e66SDave Liu #endif 47819580e66SDave Liu 47919580e66SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 48119580e66SDave Liu 48219580e66SDave Liu /* 48319580e66SDave Liu * BOOTP options 48419580e66SDave Liu */ 48519580e66SDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 48619580e66SDave Liu #define CONFIG_BOOTP_BOOTPATH 48719580e66SDave Liu #define CONFIG_BOOTP_GATEWAY 48819580e66SDave Liu #define CONFIG_BOOTP_HOSTNAME 48919580e66SDave Liu 49019580e66SDave Liu 49119580e66SDave Liu /* 49219580e66SDave Liu * Command line configuration. 49319580e66SDave Liu */ 49419580e66SDave Liu #include <config_cmd_default.h> 49519580e66SDave Liu 49619580e66SDave Liu #define CONFIG_CMD_PING 49719580e66SDave Liu #define CONFIG_CMD_I2C 49819580e66SDave Liu #define CONFIG_CMD_MII 49919580e66SDave Liu #define CONFIG_CMD_DATE 50019580e66SDave Liu 50119580e66SDave Liu #if defined(CONFIG_PCI) 50219580e66SDave Liu #define CONFIG_CMD_PCI 50319580e66SDave Liu #endif 50419580e66SDave Liu 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 506bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 50719580e66SDave Liu #undef CONFIG_CMD_LOADS 50819580e66SDave Liu #endif 50919580e66SDave Liu 51019580e66SDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 511a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 51219580e66SDave Liu 51319580e66SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 51419580e66SDave Liu 515e1ac387fSAndy Fleming #define CONFIG_MMC 1 516e1ac387fSAndy Fleming 517e1ac387fSAndy Fleming #ifdef CONFIG_MMC 518e1ac387fSAndy Fleming #define CONFIG_FSL_ESDHC 519a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 520e1ac387fSAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 521e1ac387fSAndy Fleming #define CONFIG_CMD_MMC 522e1ac387fSAndy Fleming #define CONFIG_GENERIC_MMC 523e1ac387fSAndy Fleming #define CONFIG_CMD_EXT2 524e1ac387fSAndy Fleming #define CONFIG_CMD_FAT 525e1ac387fSAndy Fleming #define CONFIG_DOS_PARTITION 526e1ac387fSAndy Fleming #endif 527e1ac387fSAndy Fleming 52819580e66SDave Liu /* 52919580e66SDave Liu * Miscellaneous configurable options 53019580e66SDave Liu */ 5316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 53319580e66SDave Liu 53419580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 53619580e66SDave Liu #else 5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 53819580e66SDave Liu #endif 53919580e66SDave Liu 5408d85808fSJoe Hershberger /* Print Buffer Size */ 5418d85808fSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5438d85808fSJoe Hershberger /* Boot Argument Buffer Size */ 5448d85808fSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 54519580e66SDave Liu 54619580e66SDave Liu /* 54719580e66SDave Liu * For booting Linux, the board info and command line data 5489f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 54919580e66SDave Liu * the maximum mapped by the Linux kernel during initialization. 55019580e66SDave Liu */ 5519f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 55219580e66SDave Liu 55319580e66SDave Liu /* 55419580e66SDave Liu * Core HID Setup 55519580e66SDave Liu */ 5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5571a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5581a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 5596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 56019580e66SDave Liu 56119580e66SDave Liu /* 56219580e66SDave Liu * MMU Setup 56319580e66SDave Liu */ 56431d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 56519580e66SDave Liu 56619580e66SDave Liu /* DDR: cache cacheable */ 5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 56919580e66SDave Liu 5708d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ 57172cd4087SJoe Hershberger | BATL_PP_RW \ 5728d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5738d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ 5748d85808fSJoe Hershberger | BATU_BL_256M \ 5758d85808fSJoe Hershberger | BATU_VS \ 5768d85808fSJoe Hershberger | BATU_VP) 5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 57919580e66SDave Liu 5808d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ 58172cd4087SJoe Hershberger | BATL_PP_RW \ 5828d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5838d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ 5848d85808fSJoe Hershberger | BATU_BL_256M \ 5858d85808fSJoe Hershberger | BATU_VS \ 5868d85808fSJoe Hershberger | BATU_VP) 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 58919580e66SDave Liu 59019580e66SDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5918d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ 59272cd4087SJoe Hershberger | BATL_PP_RW \ 5938d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 5948d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 5958d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ 5968d85808fSJoe Hershberger | BATU_BL_8M \ 5978d85808fSJoe Hershberger | BATU_VS \ 5988d85808fSJoe Hershberger | BATU_VP) 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 60119580e66SDave Liu 60219580e66SDave Liu /* BCSR: cache-inhibit and guarded */ 6038d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \ 60472cd4087SJoe Hershberger | BATL_PP_RW \ 6058d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 6068d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6078d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \ 6088d85808fSJoe Hershberger | BATU_BL_128K \ 6098d85808fSJoe Hershberger | BATU_VS \ 6108d85808fSJoe Hershberger | BATU_VP) 6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 61319580e66SDave Liu 61419580e66SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 6158d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ 61672cd4087SJoe Hershberger | BATL_PP_RW \ 6178d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 6188d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ 6198d85808fSJoe Hershberger | BATU_BL_32M \ 6208d85808fSJoe Hershberger | BATU_VS \ 6218d85808fSJoe Hershberger | BATU_VP) 6228d85808fSJoe Hershberger #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ 62372cd4087SJoe Hershberger | BATL_PP_RW \ 6248d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 6258d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 62719580e66SDave Liu 62819580e66SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 62972cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 6308d85808fSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 6318d85808fSJoe Hershberger | BATU_BL_128K \ 6328d85808fSJoe Hershberger | BATU_VS \ 6338d85808fSJoe Hershberger | BATU_VP) 6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 63619580e66SDave Liu 63719580e66SDave Liu #ifdef CONFIG_PCI 63819580e66SDave Liu /* PCI MEM space: cacheable */ 6398d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ 64072cd4087SJoe Hershberger | BATL_PP_RW \ 6418d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 6428d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ 6438d85808fSJoe Hershberger | BATU_BL_256M \ 6448d85808fSJoe Hershberger | BATU_VS \ 6458d85808fSJoe Hershberger | BATU_VP) 6466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 64819580e66SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 6498d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ 65072cd4087SJoe Hershberger | BATL_PP_RW \ 6518d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 6528d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6538d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ 6548d85808fSJoe Hershberger | BATU_BL_256M \ 6558d85808fSJoe Hershberger | BATU_VS \ 6568d85808fSJoe Hershberger | BATU_VP) 6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 65919580e66SDave Liu #else 6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 66819580e66SDave Liu #endif 66919580e66SDave Liu 67019580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 67119580e66SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 67219580e66SDave Liu #endif 67319580e66SDave Liu 67419580e66SDave Liu /* 67519580e66SDave Liu * Environment Configuration 67619580e66SDave Liu */ 67719580e66SDave Liu 67819580e66SDave Liu #define CONFIG_ENV_OVERWRITE 67919580e66SDave Liu 68019580e66SDave Liu #if defined(CONFIG_TSEC_ENET) 68119580e66SDave Liu #define CONFIG_HAS_ETH0 68219580e66SDave Liu #define CONFIG_HAS_ETH1 68319580e66SDave Liu #endif 68419580e66SDave Liu 68519580e66SDave Liu #define CONFIG_BAUDRATE 115200 68619580e66SDave Liu 68779f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 68819580e66SDave Liu 68919580e66SDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 69019580e66SDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 69119580e66SDave Liu 69219580e66SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 69319580e66SDave Liu "netdev=eth0\0" \ 69419580e66SDave Liu "consoledev=ttyS0\0" \ 69519580e66SDave Liu "ramdiskaddr=1000000\0" \ 69619580e66SDave Liu "ramdiskfile=ramfs.83xx\0" \ 69779f516bcSKim Phillips "fdtaddr=780000\0" \ 698270fe261SKim Phillips "fdtfile=mpc8379_mds.dtb\0" \ 69919580e66SDave Liu "" 70019580e66SDave Liu 70119580e66SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 70219580e66SDave Liu "setenv bootargs root=/dev/nfs rw " \ 70319580e66SDave Liu "nfsroot=$serverip:$rootpath " \ 7048d85808fSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 7058d85808fSJoe Hershberger "$netdev:off " \ 70619580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 70719580e66SDave Liu "tftp $loadaddr $bootfile;" \ 70819580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 70919580e66SDave Liu "bootm $loadaddr - $fdtaddr" 71019580e66SDave Liu 71119580e66SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 71219580e66SDave Liu "setenv bootargs root=/dev/ram rw " \ 71319580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 71419580e66SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 71519580e66SDave Liu "tftp $loadaddr $bootfile;" \ 71619580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 71719580e66SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 71819580e66SDave Liu 71919580e66SDave Liu 72019580e66SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 72119580e66SDave Liu 72219580e66SDave Liu #endif /* __CONFIG_H */ 723