119580e66SDave Liu /* 219580e66SDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 319580e66SDave Liu * Dave Liu <daveliu@freescale.com> 419580e66SDave Liu * 519580e66SDave Liu * This program is free software; you can redistribute it and/or 619580e66SDave Liu * modify it under the terms of the GNU General Public License as 719580e66SDave Liu * published by the Free Software Foundation; either version 2 of 819580e66SDave Liu * the License, or (at your option) any later version. 919580e66SDave Liu * 1019580e66SDave Liu * This program is distributed in the hope that it will be useful, 1119580e66SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 1219580e66SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1319580e66SDave Liu * GNU General Public License for more details. 1419580e66SDave Liu * 1519580e66SDave Liu * You should have received a copy of the GNU General Public License 1619580e66SDave Liu * along with this program; if not, write to the Free Software 1719580e66SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 1819580e66SDave Liu * MA 02111-1307 USA 1919580e66SDave Liu */ 2019580e66SDave Liu 2119580e66SDave Liu #ifndef __CONFIG_H 2219580e66SDave Liu #define __CONFIG_H 2319580e66SDave Liu 2419580e66SDave Liu /* 2519580e66SDave Liu * High Level Configuration Options 2619580e66SDave Liu */ 2719580e66SDave Liu #define CONFIG_E300 1 /* E300 family */ 280f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 292c7920afSPeter Tyser #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 3019580e66SDave Liu #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */ 3119580e66SDave Liu 3219580e66SDave Liu /* 3319580e66SDave Liu * System Clock Setup 3419580e66SDave Liu */ 3519580e66SDave Liu #ifdef CONFIG_PCISLAVE 3619580e66SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 3719580e66SDave Liu #else 3819580e66SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 3919580e66SDave Liu #endif 4019580e66SDave Liu 4119580e66SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 4219580e66SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 4319580e66SDave Liu #endif 4419580e66SDave Liu 4519580e66SDave Liu /* 4619580e66SDave Liu * Hardware Reset Configuration Word 4719580e66SDave Liu * if CLKIN is 66MHz, then 4819580e66SDave Liu * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz 4919580e66SDave Liu */ 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 5119580e66SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 5219580e66SDave Liu HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5319580e66SDave Liu HRCWL_SVCOD_DIV_2 |\ 5419580e66SDave Liu HRCWL_CSB_TO_CLKIN_6X1 |\ 5519580e66SDave Liu HRCWL_CORE_TO_CSB_1_5X1) 5619580e66SDave Liu 5719580e66SDave Liu #ifdef CONFIG_PCISLAVE 586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 5919580e66SDave Liu HRCWH_PCI_AGENT |\ 6019580e66SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 6119580e66SDave Liu HRCWH_CORE_ENABLE |\ 6219580e66SDave Liu HRCWH_FROM_0XFFF00100 |\ 6319580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6419580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 6519580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 6619580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 6719580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 6819580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 6919580e66SDave Liu HRCWH_BIG_ENDIAN |\ 7019580e66SDave Liu HRCWH_LDP_CLEAR) 7119580e66SDave Liu #else 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 7319580e66SDave Liu HRCWH_PCI_HOST |\ 7419580e66SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 7519580e66SDave Liu HRCWH_CORE_ENABLE |\ 7619580e66SDave Liu HRCWH_FROM_0X00000100 |\ 7719580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 7819580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 7919580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 8019580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 8119580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 8219580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 8319580e66SDave Liu HRCWH_BIG_ENDIAN |\ 8419580e66SDave Liu HRCWH_LDP_CLEAR) 8519580e66SDave Liu #endif 8619580e66SDave Liu 87bd4458cbSDave Liu /* Arbiter Configuration Register */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 90bd4458cbSDave Liu 91bd4458cbSDave Liu /* System Priority Control Register */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */ 93bd4458cbSDave Liu 9419580e66SDave Liu /* 95bd4458cbSDave Liu * IP blocks clock configuration 9619580e66SDave Liu */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */ 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */ 10019580e66SDave Liu 10119580e66SDave Liu /* 10219580e66SDave Liu * System IO Config 10319580e66SDave Liu */ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 10619580e66SDave Liu 10719580e66SDave Liu /* 10819580e66SDave Liu * Output Buffer Impedance 10919580e66SDave Liu */ 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR 0x31100000 11119580e66SDave Liu 11219580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 11319580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_R 114c78c6783SAnton Vorontsov #define CONFIG_HWCONFIG 11519580e66SDave Liu 11619580e66SDave Liu /* 11719580e66SDave Liu * IMMR new address 11819580e66SDave Liu */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 12019580e66SDave Liu 12119580e66SDave Liu /* 12219580e66SDave Liu * DDR Setup 12319580e66SDave Liu */ 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 /* ODT 150ohm on SoC */ 13019580e66SDave Liu 13119580e66SDave Liu #undef CONFIG_DDR_ECC /* support DDR ECC function */ 13219580e66SDave Liu #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 13319580e66SDave Liu 13419580e66SDave Liu #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 13519580e66SDave Liu #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 13619580e66SDave Liu 13719580e66SDave Liu #if defined(CONFIG_SPD_EEPROM) 13819580e66SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */ 13919580e66SDave Liu #else 14019580e66SDave Liu /* 14119580e66SDave Liu * Manually set up DDR parameters 1427e74d63dSDave Liu * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM 14319580e66SDave Liu * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5 14419580e66SDave Liu */ 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 512 /* MB */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \ 14819580e66SDave Liu | 0x00010000 /* ODT_WR to CSn */ \ 14919580e66SDave Liu | CSCONFIG_ROW_BIT_14 | CSCONFIG_COL_BIT_10 ) 15019580e66SDave Liu /* 0x80010202 */ 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \ 15319580e66SDave Liu | ( 0 << TIMING_CFG0_WRT_SHIFT ) \ 15419580e66SDave Liu | ( 0 << TIMING_CFG0_RRT_SHIFT ) \ 15519580e66SDave Liu | ( 0 << TIMING_CFG0_WWT_SHIFT ) \ 15619580e66SDave Liu | ( 6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \ 15719580e66SDave Liu | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \ 15819580e66SDave Liu | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \ 15919580e66SDave Liu | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) ) 16019580e66SDave Liu /* 0x00620802 */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \ 16219580e66SDave Liu | ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \ 16319580e66SDave Liu | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \ 16419580e66SDave Liu | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \ 16519580e66SDave Liu | (13 << TIMING_CFG1_REFREC_SHIFT ) \ 16619580e66SDave Liu | ( 3 << TIMING_CFG1_WRREC_SHIFT ) \ 16719580e66SDave Liu | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \ 16819580e66SDave Liu | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) ) 16919580e66SDave Liu /* 0x3935d322 */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \ 17119580e66SDave Liu | ( 6 << TIMING_CFG2_CPO_SHIFT ) \ 17219580e66SDave Liu | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \ 17319580e66SDave Liu | ( 4 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \ 17419580e66SDave Liu | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \ 17519580e66SDave Liu | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \ 17619580e66SDave Liu | ( 8 << TIMING_CFG2_FOUR_ACT_SHIFT) ) 1777e74d63dSDave Liu /* 0x131088c8 */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ( ( 0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT ) \ 17919580e66SDave Liu | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) ) 18019580e66SDave Liu /* 0x03E00100 */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \ 18419580e66SDave Liu | ( 0x1432 << SDRAM_MODE_SD_SHIFT ) ) 1857e74d63dSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 18719580e66SDave Liu #endif 18819580e66SDave Liu 18919580e66SDave Liu /* 19019580e66SDave Liu * Memory test 19119580e66SDave Liu */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 19519580e66SDave Liu 19619580e66SDave Liu /* 19719580e66SDave Liu * The reserved memory 19819580e66SDave Liu */ 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 20019580e66SDave Liu 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 20319580e66SDave Liu #else 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 20519580e66SDave Liu #endif 20619580e66SDave Liu 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 208b3379f3fSAnton Vorontsov #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 21019580e66SDave Liu 21119580e66SDave Liu /* 21219580e66SDave Liu * Initial RAM Base Address Setup 21319580e66SDave Liu */ 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */ 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 21919580e66SDave Liu 22019580e66SDave Liu /* 22119580e66SDave Liu * Local Bus Configuration & Clock Setup 22219580e66SDave Liu */ 223c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 224c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 22619580e66SDave Liu 22719580e66SDave Liu /* 22819580e66SDave Liu * FLASH on the Local Bus 22919580e66SDave Liu */ 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 23100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 23519580e66SDave Liu 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */ 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */ 23819580e66SDave Liu 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM ( CONFIG_SYS_FLASH_BASE /* Flash Base address */ \ 240ded08317SDave Liu | (2 << BR_PS_SHIFT) /* 16 bit port size */ \ 241ded08317SDave Liu | BR_V ) /* valid */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM ( (~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \ 243ded08317SDave Liu | OR_UPM_XAM \ 244ded08317SDave Liu | OR_GPCM_CSNT \ 245f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 246ded08317SDave Liu | OR_GPCM_XACS \ 247ded08317SDave Liu | OR_GPCM_SCY_15 \ 248ded08317SDave Liu | OR_GPCM_TRLX \ 249ded08317SDave Liu | OR_GPCM_EHTR \ 250ded08317SDave Liu | OR_GPCM_EAD ) 251ded08317SDave Liu /* 0xFE000FF7 */ 25219580e66SDave Liu 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 25519580e66SDave Liu 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 25919580e66SDave Liu 26019580e66SDave Liu /* 26119580e66SDave Liu * BCSR on the Local Bus 26219580e66SDave Liu */ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */ 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 26619580e66SDave Liu 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR | 0x00000801) /* Port size=8bit, MSEL=GPCM */ 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */ 26919580e66SDave Liu 27019580e66SDave Liu /* 27119580e66SDave Liu * NAND Flash on the Local Bus 27219580e66SDave Liu */ 273b3379f3fSAnton Vorontsov #define CONFIG_CMD_NAND 1 274b3379f3fSAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 275b3379f3fSAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 276b3379f3fSAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 277b3379f3fSAnton Vorontsov 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */ 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM ( CONFIG_SYS_NAND_BASE \ 28019580e66SDave Liu | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 28119580e66SDave Liu | BR_PS_8 /* Port Size = 8 bit */ \ 28219580e66SDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 28319580e66SDave Liu | BR_V ) /* valid */ 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM ( 0xFFFF8000 /* length 32K */ \ 285b3379f3fSAnton Vorontsov | OR_FCM_BCTLD \ 28619580e66SDave Liu | OR_FCM_CST \ 28719580e66SDave Liu | OR_FCM_CHT \ 28819580e66SDave Liu | OR_FCM_SCY_1 \ 289b3379f3fSAnton Vorontsov | OR_FCM_RST \ 29019580e66SDave Liu | OR_FCM_TRLX \ 29119580e66SDave Liu | OR_FCM_EHTR ) 292b3379f3fSAnton Vorontsov /* 0xFFFF919E */ 29319580e66SDave Liu 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E /* 32KB */ 29619580e66SDave Liu 29719580e66SDave Liu /* 29819580e66SDave Liu * Serial Port 29919580e66SDave Liu */ 30019580e66SDave Liu #define CONFIG_CONS_INDEX 1 30119580e66SDave Liu #undef CONFIG_SERIAL_SOFTWARE_FIFO 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 30619580e66SDave Liu 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 30819580e66SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 30919580e66SDave Liu 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 31219580e66SDave Liu 31319580e66SDave Liu /* Use the HUSH parser */ 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 31719580e66SDave Liu #endif 31819580e66SDave Liu 31919580e66SDave Liu /* Pass open firmware flat tree */ 32019580e66SDave Liu #define CONFIG_OF_LIBFDT 1 32119580e66SDave Liu #define CONFIG_OF_BOARD_SETUP 1 3225b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 32319580e66SDave Liu 32419580e66SDave Liu /* I2C */ 32519580e66SDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 32619580e66SDave Liu #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 32719580e66SDave Liu #define CONFIG_FSL_I2C 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 33319580e66SDave Liu 33419580e66SDave Liu /* 33519580e66SDave Liu * Config on-board RTC 33619580e66SDave Liu */ 33719580e66SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 33919580e66SDave Liu 34019580e66SDave Liu /* 34119580e66SDave Liu * General PCI 34219580e66SDave Liu * Addresses are mapped 1-1. 34319580e66SDave Liu */ 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 35319580e66SDave Liu 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 35719580e66SDave Liu 3588b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3598b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 3608b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 3618b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 3628b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 3638b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3648b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3658b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 3668b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3678b34557cSAnton Vorontsov 3688b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3698b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 3708b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 3718b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 3728b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 3738b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3748b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3758b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 3768b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3778b34557cSAnton Vorontsov 37819580e66SDave Liu #ifdef CONFIG_PCI 37900f7bbaeSAnton Vorontsov #ifndef __ASSEMBLY__ 38000f7bbaeSAnton Vorontsov extern int board_pci_host_broken(void); 38100f7bbaeSAnton Vorontsov #endif 382be9b56dfSKim Phillips #define CONFIG_PCIE 38319580e66SDave Liu #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */ 38419580e66SDave Liu 3853bf1be3cSAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */ 3863bf1be3cSAnton Vorontsov 38719580e66SDave Liu #define CONFIG_NET_MULTI 38819580e66SDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 38919580e66SDave Liu 39019580e66SDave Liu #undef CONFIG_EEPRO100 39119580e66SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 39319580e66SDave Liu #endif /* CONFIG_PCI */ 39419580e66SDave Liu 39519580e66SDave Liu #ifndef CONFIG_NET_MULTI 39619580e66SDave Liu #define CONFIG_NET_MULTI 1 39719580e66SDave Liu #endif 39819580e66SDave Liu 39919580e66SDave Liu /* 40019580e66SDave Liu * TSEC 40119580e66SDave Liu */ 40219580e66SDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 40719580e66SDave Liu 40819580e66SDave Liu /* 40919580e66SDave Liu * TSEC ethernet configuration 41019580e66SDave Liu */ 41119580e66SDave Liu #define CONFIG_MII 1 /* MII PHY management */ 41219580e66SDave Liu #define CONFIG_TSEC1 1 41319580e66SDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 41419580e66SDave Liu #define CONFIG_TSEC2 1 41519580e66SDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 41619580e66SDave Liu #define TSEC1_PHY_ADDR 2 41719580e66SDave Liu #define TSEC2_PHY_ADDR 3 4181da83a63SAnton Vorontsov #define TSEC1_PHY_ADDR_SGMII 8 4191da83a63SAnton Vorontsov #define TSEC2_PHY_ADDR_SGMII 4 42019580e66SDave Liu #define TSEC1_PHYIDX 0 42119580e66SDave Liu #define TSEC2_PHYIDX 0 42219580e66SDave Liu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 42319580e66SDave Liu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 42419580e66SDave Liu 42519580e66SDave Liu /* Options are: TSEC[0-1] */ 42619580e66SDave Liu #define CONFIG_ETHPRIME "eTSEC1" 42719580e66SDave Liu 4286f8c85e8SDave Liu /* SERDES */ 4296f8c85e8SDave Liu #define CONFIG_FSL_SERDES 4306f8c85e8SDave Liu #define CONFIG_FSL_SERDES1 0xe3000 4316f8c85e8SDave Liu #define CONFIG_FSL_SERDES2 0xe3100 4326f8c85e8SDave Liu 43319580e66SDave Liu /* 4342eeb3e4fSDave Liu * SATA 4352eeb3e4fSDave Liu */ 4362eeb3e4fSDave Liu #define CONFIG_LIBATA 4372eeb3e4fSDave Liu #define CONFIG_FSL_SATA 4382eeb3e4fSDave Liu 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 4402eeb3e4fSDave Liu #define CONFIG_SATA1 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 4442eeb3e4fSDave Liu #define CONFIG_SATA2 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 4482eeb3e4fSDave Liu 4492eeb3e4fSDave Liu #ifdef CONFIG_FSL_SATA 4502eeb3e4fSDave Liu #define CONFIG_LBA48 4512eeb3e4fSDave Liu #define CONFIG_CMD_SATA 4522eeb3e4fSDave Liu #define CONFIG_DOS_PARTITION 4532eeb3e4fSDave Liu #define CONFIG_CMD_EXT2 4542eeb3e4fSDave Liu #endif 4552eeb3e4fSDave Liu 4562eeb3e4fSDave Liu /* 45719580e66SDave Liu * Environment 45819580e66SDave Liu */ 4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4605a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4620e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4630e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 46419580e66SDave Liu #else 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 46693f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4680e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 46919580e66SDave Liu #endif 47019580e66SDave Liu 47119580e66SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 47319580e66SDave Liu 47419580e66SDave Liu /* 47519580e66SDave Liu * BOOTP options 47619580e66SDave Liu */ 47719580e66SDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 47819580e66SDave Liu #define CONFIG_BOOTP_BOOTPATH 47919580e66SDave Liu #define CONFIG_BOOTP_GATEWAY 48019580e66SDave Liu #define CONFIG_BOOTP_HOSTNAME 48119580e66SDave Liu 48219580e66SDave Liu 48319580e66SDave Liu /* 48419580e66SDave Liu * Command line configuration. 48519580e66SDave Liu */ 48619580e66SDave Liu #include <config_cmd_default.h> 48719580e66SDave Liu 48819580e66SDave Liu #define CONFIG_CMD_PING 48919580e66SDave Liu #define CONFIG_CMD_I2C 49019580e66SDave Liu #define CONFIG_CMD_MII 49119580e66SDave Liu #define CONFIG_CMD_DATE 49219580e66SDave Liu 49319580e66SDave Liu #if defined(CONFIG_PCI) 49419580e66SDave Liu #define CONFIG_CMD_PCI 49519580e66SDave Liu #endif 49619580e66SDave Liu 4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 498bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 49919580e66SDave Liu #undef CONFIG_CMD_LOADS 50019580e66SDave Liu #endif 50119580e66SDave Liu 50219580e66SDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 503*a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 50419580e66SDave Liu 50519580e66SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 50619580e66SDave Liu 507e1ac387fSAndy Fleming #define CONFIG_MMC 1 508e1ac387fSAndy Fleming 509e1ac387fSAndy Fleming #ifdef CONFIG_MMC 510e1ac387fSAndy Fleming #define CONFIG_FSL_ESDHC 511e1ac387fSAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 512e1ac387fSAndy Fleming #define CONFIG_CMD_MMC 513e1ac387fSAndy Fleming #define CONFIG_GENERIC_MMC 514e1ac387fSAndy Fleming #define CONFIG_CMD_EXT2 515e1ac387fSAndy Fleming #define CONFIG_CMD_FAT 516e1ac387fSAndy Fleming #define CONFIG_DOS_PARTITION 517e1ac387fSAndy Fleming #endif 518e1ac387fSAndy Fleming 51919580e66SDave Liu /* 52019580e66SDave Liu * Miscellaneous configurable options 52119580e66SDave Liu */ 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 52519580e66SDave Liu 52619580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 52819580e66SDave Liu #else 5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 53019580e66SDave Liu #endif 53119580e66SDave Liu 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 53619580e66SDave Liu 53719580e66SDave Liu /* 53819580e66SDave Liu * For booting Linux, the board info and command line data 53919580e66SDave Liu * have to be in the first 8 MB of memory, since this is 54019580e66SDave Liu * the maximum mapped by the Linux kernel during initialization. 54119580e66SDave Liu */ 5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 54319580e66SDave Liu 54419580e66SDave Liu /* 54519580e66SDave Liu * Core HID Setup 54619580e66SDave Liu */ 5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 55019580e66SDave Liu 55119580e66SDave Liu /* 55219580e66SDave Liu * MMU Setup 55319580e66SDave Liu */ 55431d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 55519580e66SDave Liu 55619580e66SDave Liu /* DDR: cache cacheable */ 5576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 55919580e66SDave Liu 5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER | BATL_PP_10 | BATL_MEMCOHERENCE) 5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER | BATU_BL_256M | BATU_VS | BATU_VP) 5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 56419580e66SDave Liu 5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER | BATL_PP_10 | BATL_MEMCOHERENCE) 5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER | BATU_BL_256M | BATU_VS | BATU_VP) 5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 56919580e66SDave Liu 57019580e66SDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR | BATL_PP_10 | \ 57219580e66SDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP) 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 57619580e66SDave Liu 57719580e66SDave Liu /* BCSR: cache-inhibit and guarded */ 5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR | BATL_PP_10 | \ 57919580e66SDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP) 5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 58319580e66SDave Liu 58419580e66SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \ 58819580e66SDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 59019580e66SDave Liu 59119580e66SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) 5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 59619580e66SDave Liu 59719580e66SDave Liu #ifdef CONFIG_PCI 59819580e66SDave Liu /* PCI MEM space: cacheable */ 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 60319580e66SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \ 60519580e66SDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 60919580e66SDave Liu #else 6106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 61819580e66SDave Liu #endif 61919580e66SDave Liu 62019580e66SDave Liu /* 62119580e66SDave Liu * Internal Definitions 62219580e66SDave Liu * 62319580e66SDave Liu * Boot Flags 62419580e66SDave Liu */ 62519580e66SDave Liu #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 62619580e66SDave Liu #define BOOTFLAG_WARM 0x02 /* Software reboot */ 62719580e66SDave Liu 62819580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 62919580e66SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 63019580e66SDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 63119580e66SDave Liu #endif 63219580e66SDave Liu 63319580e66SDave Liu /* 63419580e66SDave Liu * Environment Configuration 63519580e66SDave Liu */ 63619580e66SDave Liu 63719580e66SDave Liu #define CONFIG_ENV_OVERWRITE 63819580e66SDave Liu 63919580e66SDave Liu #if defined(CONFIG_TSEC_ENET) 64019580e66SDave Liu #define CONFIG_HAS_ETH0 64119580e66SDave Liu #define CONFIG_HAS_ETH1 64219580e66SDave Liu #endif 64319580e66SDave Liu 64419580e66SDave Liu #define CONFIG_BAUDRATE 115200 64519580e66SDave Liu 64679f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 64719580e66SDave Liu 64819580e66SDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 64919580e66SDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 65019580e66SDave Liu 65119580e66SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 65219580e66SDave Liu "netdev=eth0\0" \ 65319580e66SDave Liu "consoledev=ttyS0\0" \ 65419580e66SDave Liu "ramdiskaddr=1000000\0" \ 65519580e66SDave Liu "ramdiskfile=ramfs.83xx\0" \ 65679f516bcSKim Phillips "fdtaddr=780000\0" \ 657270fe261SKim Phillips "fdtfile=mpc8379_mds.dtb\0" \ 65819580e66SDave Liu "" 65919580e66SDave Liu 66019580e66SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 66119580e66SDave Liu "setenv bootargs root=/dev/nfs rw " \ 66219580e66SDave Liu "nfsroot=$serverip:$rootpath " \ 66319580e66SDave Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 66419580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 66519580e66SDave Liu "tftp $loadaddr $bootfile;" \ 66619580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 66719580e66SDave Liu "bootm $loadaddr - $fdtaddr" 66819580e66SDave Liu 66919580e66SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 67019580e66SDave Liu "setenv bootargs root=/dev/ram rw " \ 67119580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 67219580e66SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 67319580e66SDave Liu "tftp $loadaddr $bootfile;" \ 67419580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 67519580e66SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 67619580e66SDave Liu 67719580e66SDave Liu 67819580e66SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 67919580e66SDave Liu 68019580e66SDave Liu #endif /* __CONFIG_H */ 681