119580e66SDave Liu /* 219580e66SDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 319580e66SDave Liu * Dave Liu <daveliu@freescale.com> 419580e66SDave Liu * 519580e66SDave Liu * This program is free software; you can redistribute it and/or 619580e66SDave Liu * modify it under the terms of the GNU General Public License as 719580e66SDave Liu * published by the Free Software Foundation; either version 2 of 819580e66SDave Liu * the License, or (at your option) any later version. 919580e66SDave Liu * 1019580e66SDave Liu * This program is distributed in the hope that it will be useful, 1119580e66SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 1219580e66SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1319580e66SDave Liu * GNU General Public License for more details. 1419580e66SDave Liu * 1519580e66SDave Liu * You should have received a copy of the GNU General Public License 1619580e66SDave Liu * along with this program; if not, write to the Free Software 1719580e66SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 1819580e66SDave Liu * MA 02111-1307 USA 1919580e66SDave Liu */ 2019580e66SDave Liu 2119580e66SDave Liu #ifndef __CONFIG_H 2219580e66SDave Liu #define __CONFIG_H 2319580e66SDave Liu 2419580e66SDave Liu /* 2519580e66SDave Liu * High Level Configuration Options 2619580e66SDave Liu */ 2719580e66SDave Liu #define CONFIG_E300 1 /* E300 family */ 280f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 292c7920afSPeter Tyser #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 3019580e66SDave Liu #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */ 3119580e66SDave Liu 322ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 332ae18241SWolfgang Denk 3419580e66SDave Liu /* 3519580e66SDave Liu * System Clock Setup 3619580e66SDave Liu */ 3719580e66SDave Liu #ifdef CONFIG_PCISLAVE 3819580e66SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 3919580e66SDave Liu #else 4019580e66SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 4119580e66SDave Liu #endif 4219580e66SDave Liu 4319580e66SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 4419580e66SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 4519580e66SDave Liu #endif 4619580e66SDave Liu 4719580e66SDave Liu /* 4819580e66SDave Liu * Hardware Reset Configuration Word 4919580e66SDave Liu * if CLKIN is 66MHz, then 5019580e66SDave Liu * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz 5119580e66SDave Liu */ 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 5319580e66SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 5419580e66SDave Liu HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5519580e66SDave Liu HRCWL_SVCOD_DIV_2 |\ 5619580e66SDave Liu HRCWL_CSB_TO_CLKIN_6X1 |\ 5719580e66SDave Liu HRCWL_CORE_TO_CSB_1_5X1) 5819580e66SDave Liu 5919580e66SDave Liu #ifdef CONFIG_PCISLAVE 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 6119580e66SDave Liu HRCWH_PCI_AGENT |\ 6219580e66SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 6319580e66SDave Liu HRCWH_CORE_ENABLE |\ 6419580e66SDave Liu HRCWH_FROM_0XFFF00100 |\ 6519580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6619580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 6719580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 6819580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 6919580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 7019580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 7119580e66SDave Liu HRCWH_BIG_ENDIAN |\ 7219580e66SDave Liu HRCWH_LDP_CLEAR) 7319580e66SDave Liu #else 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 7519580e66SDave Liu HRCWH_PCI_HOST |\ 7619580e66SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 7719580e66SDave Liu HRCWH_CORE_ENABLE |\ 7819580e66SDave Liu HRCWH_FROM_0X00000100 |\ 7919580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 8019580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 8119580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 8219580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 8319580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 8419580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 8519580e66SDave Liu HRCWH_BIG_ENDIAN |\ 8619580e66SDave Liu HRCWH_LDP_CLEAR) 8719580e66SDave Liu #endif 8819580e66SDave Liu 89bd4458cbSDave Liu /* Arbiter Configuration Register */ 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 92bd4458cbSDave Liu 93bd4458cbSDave Liu /* System Priority Control Register */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */ 95bd4458cbSDave Liu 9619580e66SDave Liu /* 97bd4458cbSDave Liu * IP blocks clock configuration 9819580e66SDave Liu */ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */ 10219580e66SDave Liu 10319580e66SDave Liu /* 10419580e66SDave Liu * System IO Config 10519580e66SDave Liu */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 10819580e66SDave Liu 10919580e66SDave Liu /* 11019580e66SDave Liu * Output Buffer Impedance 11119580e66SDave Liu */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR 0x31100000 11319580e66SDave Liu 11419580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 11519580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_R 116c78c6783SAnton Vorontsov #define CONFIG_HWCONFIG 11719580e66SDave Liu 11819580e66SDave Liu /* 11919580e66SDave Liu * IMMR new address 12019580e66SDave Liu */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 12219580e66SDave Liu 12319580e66SDave Liu /* 12419580e66SDave Liu * DDR Setup 12519580e66SDave Liu */ 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 /* ODT 150ohm on SoC */ 13219580e66SDave Liu 13319580e66SDave Liu #undef CONFIG_DDR_ECC /* support DDR ECC function */ 13419580e66SDave Liu #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 13519580e66SDave Liu 13619580e66SDave Liu #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 13719580e66SDave Liu #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 13819580e66SDave Liu 13919580e66SDave Liu #if defined(CONFIG_SPD_EEPROM) 14019580e66SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */ 14119580e66SDave Liu #else 14219580e66SDave Liu /* 14319580e66SDave Liu * Manually set up DDR parameters 1447e74d63dSDave Liu * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM 14519580e66SDave Liu * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5 14619580e66SDave Liu */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 512 /* MB */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 15019580e66SDave Liu | 0x00010000 /* ODT_WR to CSn */ \ 151*8d85808fSJoe Hershberger | CSCONFIG_ROW_BIT_14 \ 152*8d85808fSJoe Hershberger | CSCONFIG_COL_BIT_10) 15319580e66SDave Liu /* 0x80010202 */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 15619580e66SDave Liu | (0 << TIMING_CFG0_WRT_SHIFT) \ 15719580e66SDave Liu | (0 << TIMING_CFG0_RRT_SHIFT) \ 15819580e66SDave Liu | (0 << TIMING_CFG0_WWT_SHIFT) \ 15919580e66SDave Liu | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 16019580e66SDave Liu | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 16119580e66SDave Liu | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 16219580e66SDave Liu | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 16319580e66SDave Liu /* 0x00620802 */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 16519580e66SDave Liu | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 16619580e66SDave Liu | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 16719580e66SDave Liu | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 16819580e66SDave Liu | (13 << TIMING_CFG1_REFREC_SHIFT) \ 16919580e66SDave Liu | (3 << TIMING_CFG1_WRREC_SHIFT) \ 17019580e66SDave Liu | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 17119580e66SDave Liu | (2 << TIMING_CFG1_WRTORD_SHIFT)) 17219580e66SDave Liu /* 0x3935d322 */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 17419580e66SDave Liu | (6 << TIMING_CFG2_CPO_SHIFT) \ 17519580e66SDave Liu | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 17619580e66SDave Liu | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 17719580e66SDave Liu | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 17819580e66SDave Liu | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 17919580e66SDave Liu | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1807e74d63dSDave Liu /* 0x131088c8 */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \ 18219580e66SDave Liu | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 18319580e66SDave Liu /* 0x03E00100 */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 18719580e66SDave Liu | (0x1432 << SDRAM_MODE_SD_SHIFT)) 1887e74d63dSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 19019580e66SDave Liu #endif 19119580e66SDave Liu 19219580e66SDave Liu /* 19319580e66SDave Liu * Memory test 19419580e66SDave Liu */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 19819580e66SDave Liu 19919580e66SDave Liu /* 20019580e66SDave Liu * The reserved memory 20119580e66SDave Liu */ 20214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 20319580e66SDave Liu 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 20619580e66SDave Liu #else 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 20819580e66SDave Liu #endif 20919580e66SDave Liu 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 211b3379f3fSAnton Vorontsov #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 21319580e66SDave Liu 21419580e66SDave Liu /* 21519580e66SDave Liu * Initial RAM Base Address Setup 21619580e66SDave Liu */ 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 219553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 220*8d85808fSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 221*8d85808fSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 22219580e66SDave Liu 22319580e66SDave Liu /* 22419580e66SDave Liu * Local Bus Configuration & Clock Setup 22519580e66SDave Liu */ 226c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 227c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 2290914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 23019580e66SDave Liu 23119580e66SDave Liu /* 23219580e66SDave Liu * FLASH on the Local Bus 23319580e66SDave Liu */ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 23500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 23919580e66SDave Liu 240*8d85808fSJoe Hershberger /* Window base at flash base */ 241*8d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */ 24319580e66SDave Liu 244*8d85808fSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 245*8d85808fSJoe Hershberger | (2 << BR_PS_SHIFT) /* 16 bit port */ \ 246ded08317SDave Liu | BR_V) /* valid */ 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \ 248ded08317SDave Liu | OR_UPM_XAM \ 249ded08317SDave Liu | OR_GPCM_CSNT \ 250f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 251ded08317SDave Liu | OR_GPCM_XACS \ 252ded08317SDave Liu | OR_GPCM_SCY_15 \ 253ded08317SDave Liu | OR_GPCM_TRLX \ 254ded08317SDave Liu | OR_GPCM_EHTR \ 255ded08317SDave Liu | OR_GPCM_EAD) 256ded08317SDave Liu /* 0xFE000FF7 */ 25719580e66SDave Liu 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 26019580e66SDave Liu 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 26419580e66SDave Liu 26519580e66SDave Liu /* 26619580e66SDave Liu * BCSR on the Local Bus 26719580e66SDave Liu */ 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 269*8d85808fSJoe Hershberger /* Access window base at BCSR base */ 270*8d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 27219580e66SDave Liu 273*8d85808fSJoe Hershberger /* Port size=8bit, MSEL=GPCM */ 274*8d85808fSJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR | 0x00000801) 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */ 27619580e66SDave Liu 27719580e66SDave Liu /* 27819580e66SDave Liu * NAND Flash on the Local Bus 27919580e66SDave Liu */ 280b3379f3fSAnton Vorontsov #define CONFIG_CMD_NAND 1 281b3379f3fSAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 282b3379f3fSAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 283b3379f3fSAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 284b3379f3fSAnton Vorontsov 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */ 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \ 28719580e66SDave Liu | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 288*8d85808fSJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 28919580e66SDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 29019580e66SDave Liu | BR_V) /* valid */ 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM (0xFFFF8000 /* length 32K */ \ 292b3379f3fSAnton Vorontsov | OR_FCM_BCTLD \ 29319580e66SDave Liu | OR_FCM_CST \ 29419580e66SDave Liu | OR_FCM_CHT \ 29519580e66SDave Liu | OR_FCM_SCY_1 \ 296b3379f3fSAnton Vorontsov | OR_FCM_RST \ 29719580e66SDave Liu | OR_FCM_TRLX \ 29819580e66SDave Liu | OR_FCM_EHTR) 299b3379f3fSAnton Vorontsov /* 0xFFFF919E */ 30019580e66SDave Liu 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E /* 32KB */ 30319580e66SDave Liu 30419580e66SDave Liu /* 30519580e66SDave Liu * Serial Port 30619580e66SDave Liu */ 30719580e66SDave Liu #define CONFIG_CONS_INDEX 1 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 31219580e66SDave Liu 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 31419580e66SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 31519580e66SDave Liu 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 31819580e66SDave Liu 31919580e66SDave Liu /* Use the HUSH parser */ 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 32319580e66SDave Liu #endif 32419580e66SDave Liu 32519580e66SDave Liu /* Pass open firmware flat tree */ 32619580e66SDave Liu #define CONFIG_OF_LIBFDT 1 32719580e66SDave Liu #define CONFIG_OF_BOARD_SETUP 1 3285b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 32919580e66SDave Liu 33019580e66SDave Liu /* I2C */ 33119580e66SDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 33219580e66SDave Liu #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 33319580e66SDave Liu #define CONFIG_FSL_I2C 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 33919580e66SDave Liu 34019580e66SDave Liu /* 34119580e66SDave Liu * Config on-board RTC 34219580e66SDave Liu */ 34319580e66SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 34519580e66SDave Liu 34619580e66SDave Liu /* 34719580e66SDave Liu * General PCI 34819580e66SDave Liu * Addresses are mapped 1-1. 34919580e66SDave Liu */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 35919580e66SDave Liu 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 36319580e66SDave Liu 3648b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3658b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 3668b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 3678b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 3688b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 3698b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3708b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3718b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 3728b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3738b34557cSAnton Vorontsov 3748b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3758b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 3768b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 3778b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 3788b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 3798b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3808b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3818b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 3828b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3838b34557cSAnton Vorontsov 38419580e66SDave Liu #ifdef CONFIG_PCI 38500f7bbaeSAnton Vorontsov #ifndef __ASSEMBLY__ 38600f7bbaeSAnton Vorontsov extern int board_pci_host_broken(void); 38700f7bbaeSAnton Vorontsov #endif 388be9b56dfSKim Phillips #define CONFIG_PCIE 38919580e66SDave Liu #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */ 39019580e66SDave Liu 3913bf1be3cSAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */ 3923bf1be3cSAnton Vorontsov 39319580e66SDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 39419580e66SDave Liu 39519580e66SDave Liu #undef CONFIG_EEPRO100 39619580e66SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 39819580e66SDave Liu #endif /* CONFIG_PCI */ 39919580e66SDave Liu 40019580e66SDave Liu /* 40119580e66SDave Liu * TSEC 40219580e66SDave Liu */ 40319580e66SDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 40819580e66SDave Liu 40919580e66SDave Liu /* 41019580e66SDave Liu * TSEC ethernet configuration 41119580e66SDave Liu */ 41219580e66SDave Liu #define CONFIG_MII 1 /* MII PHY management */ 41319580e66SDave Liu #define CONFIG_TSEC1 1 41419580e66SDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 41519580e66SDave Liu #define CONFIG_TSEC2 1 41619580e66SDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 41719580e66SDave Liu #define TSEC1_PHY_ADDR 2 41819580e66SDave Liu #define TSEC2_PHY_ADDR 3 4191da83a63SAnton Vorontsov #define TSEC1_PHY_ADDR_SGMII 8 4201da83a63SAnton Vorontsov #define TSEC2_PHY_ADDR_SGMII 4 42119580e66SDave Liu #define TSEC1_PHYIDX 0 42219580e66SDave Liu #define TSEC2_PHYIDX 0 42319580e66SDave Liu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 42419580e66SDave Liu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 42519580e66SDave Liu 42619580e66SDave Liu /* Options are: TSEC[0-1] */ 42719580e66SDave Liu #define CONFIG_ETHPRIME "eTSEC1" 42819580e66SDave Liu 4296f8c85e8SDave Liu /* SERDES */ 4306f8c85e8SDave Liu #define CONFIG_FSL_SERDES 4316f8c85e8SDave Liu #define CONFIG_FSL_SERDES1 0xe3000 4326f8c85e8SDave Liu #define CONFIG_FSL_SERDES2 0xe3100 4336f8c85e8SDave Liu 43419580e66SDave Liu /* 4352eeb3e4fSDave Liu * SATA 4362eeb3e4fSDave Liu */ 4372eeb3e4fSDave Liu #define CONFIG_LIBATA 4382eeb3e4fSDave Liu #define CONFIG_FSL_SATA 4392eeb3e4fSDave Liu 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 4412eeb3e4fSDave Liu #define CONFIG_SATA1 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 4452eeb3e4fSDave Liu #define CONFIG_SATA2 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 4492eeb3e4fSDave Liu 4502eeb3e4fSDave Liu #ifdef CONFIG_FSL_SATA 4512eeb3e4fSDave Liu #define CONFIG_LBA48 4522eeb3e4fSDave Liu #define CONFIG_CMD_SATA 4532eeb3e4fSDave Liu #define CONFIG_DOS_PARTITION 4542eeb3e4fSDave Liu #define CONFIG_CMD_EXT2 4552eeb3e4fSDave Liu #endif 4562eeb3e4fSDave Liu 4572eeb3e4fSDave Liu /* 45819580e66SDave Liu * Environment 45919580e66SDave Liu */ 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4615a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 462*8d85808fSJoe Hershberger #define CONFIG_ENV_ADDR \ 463*8d85808fSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4640e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4650e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 46619580e66SDave Liu #else 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 46893f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4700e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 47119580e66SDave Liu #endif 47219580e66SDave Liu 47319580e66SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 47519580e66SDave Liu 47619580e66SDave Liu /* 47719580e66SDave Liu * BOOTP options 47819580e66SDave Liu */ 47919580e66SDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 48019580e66SDave Liu #define CONFIG_BOOTP_BOOTPATH 48119580e66SDave Liu #define CONFIG_BOOTP_GATEWAY 48219580e66SDave Liu #define CONFIG_BOOTP_HOSTNAME 48319580e66SDave Liu 48419580e66SDave Liu 48519580e66SDave Liu /* 48619580e66SDave Liu * Command line configuration. 48719580e66SDave Liu */ 48819580e66SDave Liu #include <config_cmd_default.h> 48919580e66SDave Liu 49019580e66SDave Liu #define CONFIG_CMD_PING 49119580e66SDave Liu #define CONFIG_CMD_I2C 49219580e66SDave Liu #define CONFIG_CMD_MII 49319580e66SDave Liu #define CONFIG_CMD_DATE 49419580e66SDave Liu 49519580e66SDave Liu #if defined(CONFIG_PCI) 49619580e66SDave Liu #define CONFIG_CMD_PCI 49719580e66SDave Liu #endif 49819580e66SDave Liu 4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 500bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 50119580e66SDave Liu #undef CONFIG_CMD_LOADS 50219580e66SDave Liu #endif 50319580e66SDave Liu 50419580e66SDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 505a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 50619580e66SDave Liu 50719580e66SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 50819580e66SDave Liu 509e1ac387fSAndy Fleming #define CONFIG_MMC 1 510e1ac387fSAndy Fleming 511e1ac387fSAndy Fleming #ifdef CONFIG_MMC 512e1ac387fSAndy Fleming #define CONFIG_FSL_ESDHC 513a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 514e1ac387fSAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 515e1ac387fSAndy Fleming #define CONFIG_CMD_MMC 516e1ac387fSAndy Fleming #define CONFIG_GENERIC_MMC 517e1ac387fSAndy Fleming #define CONFIG_CMD_EXT2 518e1ac387fSAndy Fleming #define CONFIG_CMD_FAT 519e1ac387fSAndy Fleming #define CONFIG_DOS_PARTITION 520e1ac387fSAndy Fleming #endif 521e1ac387fSAndy Fleming 52219580e66SDave Liu /* 52319580e66SDave Liu * Miscellaneous configurable options 52419580e66SDave Liu */ 5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 52819580e66SDave Liu 52919580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 53119580e66SDave Liu #else 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 53319580e66SDave Liu #endif 53419580e66SDave Liu 535*8d85808fSJoe Hershberger /* Print Buffer Size */ 536*8d85808fSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 538*8d85808fSJoe Hershberger /* Boot Argument Buffer Size */ 539*8d85808fSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 54119580e66SDave Liu 54219580e66SDave Liu /* 54319580e66SDave Liu * For booting Linux, the board info and command line data 5449f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 54519580e66SDave Liu * the maximum mapped by the Linux kernel during initialization. 54619580e66SDave Liu */ 5479f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 54819580e66SDave Liu 54919580e66SDave Liu /* 55019580e66SDave Liu * Core HID Setup 55119580e66SDave Liu */ 5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5531a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5541a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 5556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 55619580e66SDave Liu 55719580e66SDave Liu /* 55819580e66SDave Liu * MMU Setup 55919580e66SDave Liu */ 56031d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 56119580e66SDave Liu 56219580e66SDave Liu /* DDR: cache cacheable */ 5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 56519580e66SDave Liu 566*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ 567*8d85808fSJoe Hershberger | BATL_PP_10 \ 568*8d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 569*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ 570*8d85808fSJoe Hershberger | BATU_BL_256M \ 571*8d85808fSJoe Hershberger | BATU_VS \ 572*8d85808fSJoe Hershberger | BATU_VP) 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 57519580e66SDave Liu 576*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ 577*8d85808fSJoe Hershberger | BATL_PP_10 \ 578*8d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 579*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ 580*8d85808fSJoe Hershberger | BATU_BL_256M \ 581*8d85808fSJoe Hershberger | BATU_VS \ 582*8d85808fSJoe Hershberger | BATU_VP) 5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 58519580e66SDave Liu 58619580e66SDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 587*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ 588*8d85808fSJoe Hershberger | BATL_PP_10 \ 589*8d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 590*8d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 591*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ 592*8d85808fSJoe Hershberger | BATU_BL_8M \ 593*8d85808fSJoe Hershberger | BATU_VS \ 594*8d85808fSJoe Hershberger | BATU_VP) 5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 59719580e66SDave Liu 59819580e66SDave Liu /* BCSR: cache-inhibit and guarded */ 599*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \ 600*8d85808fSJoe Hershberger | BATL_PP_10 \ 601*8d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 602*8d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 603*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \ 604*8d85808fSJoe Hershberger | BATU_BL_128K \ 605*8d85808fSJoe Hershberger | BATU_VS \ 606*8d85808fSJoe Hershberger | BATU_VP) 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 60919580e66SDave Liu 61019580e66SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 611*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ 612*8d85808fSJoe Hershberger | BATL_PP_10 \ 613*8d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 614*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ 615*8d85808fSJoe Hershberger | BATU_BL_32M \ 616*8d85808fSJoe Hershberger | BATU_VS \ 617*8d85808fSJoe Hershberger | BATU_VP) 618*8d85808fSJoe Hershberger #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ 619*8d85808fSJoe Hershberger | BATL_PP_10 \ 620*8d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 621*8d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 62319580e66SDave Liu 62419580e66SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 6256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) 626*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 627*8d85808fSJoe Hershberger | BATU_BL_128K \ 628*8d85808fSJoe Hershberger | BATU_VS \ 629*8d85808fSJoe Hershberger | BATU_VP) 6306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 63219580e66SDave Liu 63319580e66SDave Liu #ifdef CONFIG_PCI 63419580e66SDave Liu /* PCI MEM space: cacheable */ 635*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ 636*8d85808fSJoe Hershberger | BATL_PP_10 \ 637*8d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 638*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ 639*8d85808fSJoe Hershberger | BATU_BL_256M \ 640*8d85808fSJoe Hershberger | BATU_VS \ 641*8d85808fSJoe Hershberger | BATU_VP) 6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 64419580e66SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 645*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ 646*8d85808fSJoe Hershberger | BATL_PP_10 \ 647*8d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 648*8d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 649*8d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ 650*8d85808fSJoe Hershberger | BATU_BL_256M \ 651*8d85808fSJoe Hershberger | BATU_VS \ 652*8d85808fSJoe Hershberger | BATU_VP) 6536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 65519580e66SDave Liu #else 6566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 66419580e66SDave Liu #endif 66519580e66SDave Liu 66619580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 66719580e66SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 66819580e66SDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 66919580e66SDave Liu #endif 67019580e66SDave Liu 67119580e66SDave Liu /* 67219580e66SDave Liu * Environment Configuration 67319580e66SDave Liu */ 67419580e66SDave Liu 67519580e66SDave Liu #define CONFIG_ENV_OVERWRITE 67619580e66SDave Liu 67719580e66SDave Liu #if defined(CONFIG_TSEC_ENET) 67819580e66SDave Liu #define CONFIG_HAS_ETH0 67919580e66SDave Liu #define CONFIG_HAS_ETH1 68019580e66SDave Liu #endif 68119580e66SDave Liu 68219580e66SDave Liu #define CONFIG_BAUDRATE 115200 68319580e66SDave Liu 68479f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 68519580e66SDave Liu 68619580e66SDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 68719580e66SDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 68819580e66SDave Liu 68919580e66SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 69019580e66SDave Liu "netdev=eth0\0" \ 69119580e66SDave Liu "consoledev=ttyS0\0" \ 69219580e66SDave Liu "ramdiskaddr=1000000\0" \ 69319580e66SDave Liu "ramdiskfile=ramfs.83xx\0" \ 69479f516bcSKim Phillips "fdtaddr=780000\0" \ 695270fe261SKim Phillips "fdtfile=mpc8379_mds.dtb\0" \ 69619580e66SDave Liu "" 69719580e66SDave Liu 69819580e66SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 69919580e66SDave Liu "setenv bootargs root=/dev/nfs rw " \ 70019580e66SDave Liu "nfsroot=$serverip:$rootpath " \ 701*8d85808fSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 702*8d85808fSJoe Hershberger "$netdev:off " \ 70319580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 70419580e66SDave Liu "tftp $loadaddr $bootfile;" \ 70519580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 70619580e66SDave Liu "bootm $loadaddr - $fdtaddr" 70719580e66SDave Liu 70819580e66SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 70919580e66SDave Liu "setenv bootargs root=/dev/ram rw " \ 71019580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 71119580e66SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 71219580e66SDave Liu "tftp $loadaddr $bootfile;" \ 71319580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 71419580e66SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 71519580e66SDave Liu 71619580e66SDave Liu 71719580e66SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 71819580e66SDave Liu 71919580e66SDave Liu #endif /* __CONFIG_H */ 720