119580e66SDave Liu /* 219580e66SDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 319580e66SDave Liu * Dave Liu <daveliu@freescale.com> 419580e66SDave Liu * 519580e66SDave Liu * This program is free software; you can redistribute it and/or 619580e66SDave Liu * modify it under the terms of the GNU General Public License as 719580e66SDave Liu * published by the Free Software Foundation; either version 2 of 819580e66SDave Liu * the License, or (at your option) any later version. 919580e66SDave Liu * 1019580e66SDave Liu * This program is distributed in the hope that it will be useful, 1119580e66SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 1219580e66SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1319580e66SDave Liu * GNU General Public License for more details. 1419580e66SDave Liu * 1519580e66SDave Liu * You should have received a copy of the GNU General Public License 1619580e66SDave Liu * along with this program; if not, write to the Free Software 1719580e66SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 1819580e66SDave Liu * MA 02111-1307 USA 1919580e66SDave Liu */ 2019580e66SDave Liu 2119580e66SDave Liu #ifndef __CONFIG_H 2219580e66SDave Liu #define __CONFIG_H 2319580e66SDave Liu 2419580e66SDave Liu /* 2519580e66SDave Liu * High Level Configuration Options 2619580e66SDave Liu */ 2719580e66SDave Liu #define CONFIG_E300 1 /* E300 family */ 280f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 292c7920afSPeter Tyser #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 3019580e66SDave Liu #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */ 3119580e66SDave Liu 322ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 332ae18241SWolfgang Denk 3419580e66SDave Liu /* 3519580e66SDave Liu * System Clock Setup 3619580e66SDave Liu */ 3719580e66SDave Liu #ifdef CONFIG_PCISLAVE 3819580e66SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 3919580e66SDave Liu #else 4019580e66SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 4119580e66SDave Liu #endif 4219580e66SDave Liu 4319580e66SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 4419580e66SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 4519580e66SDave Liu #endif 4619580e66SDave Liu 4719580e66SDave Liu /* 4819580e66SDave Liu * Hardware Reset Configuration Word 4919580e66SDave Liu * if CLKIN is 66MHz, then 5019580e66SDave Liu * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz 5119580e66SDave Liu */ 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 5319580e66SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 5419580e66SDave Liu HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5519580e66SDave Liu HRCWL_SVCOD_DIV_2 |\ 5619580e66SDave Liu HRCWL_CSB_TO_CLKIN_6X1 |\ 5719580e66SDave Liu HRCWL_CORE_TO_CSB_1_5X1) 5819580e66SDave Liu 5919580e66SDave Liu #ifdef CONFIG_PCISLAVE 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 6119580e66SDave Liu HRCWH_PCI_AGENT |\ 6219580e66SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 6319580e66SDave Liu HRCWH_CORE_ENABLE |\ 6419580e66SDave Liu HRCWH_FROM_0XFFF00100 |\ 6519580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6619580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 6719580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 6819580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 6919580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 7019580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 7119580e66SDave Liu HRCWH_BIG_ENDIAN |\ 7219580e66SDave Liu HRCWH_LDP_CLEAR) 7319580e66SDave Liu #else 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 7519580e66SDave Liu HRCWH_PCI_HOST |\ 7619580e66SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 7719580e66SDave Liu HRCWH_CORE_ENABLE |\ 7819580e66SDave Liu HRCWH_FROM_0X00000100 |\ 7919580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 8019580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 8119580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 8219580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 8319580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 8419580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 8519580e66SDave Liu HRCWH_BIG_ENDIAN |\ 8619580e66SDave Liu HRCWH_LDP_CLEAR) 8719580e66SDave Liu #endif 8819580e66SDave Liu 89bd4458cbSDave Liu /* Arbiter Configuration Register */ 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 92bd4458cbSDave Liu 93bd4458cbSDave Liu /* System Priority Control Register */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */ 95bd4458cbSDave Liu 9619580e66SDave Liu /* 97bd4458cbSDave Liu * IP blocks clock configuration 9819580e66SDave Liu */ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */ 10219580e66SDave Liu 10319580e66SDave Liu /* 10419580e66SDave Liu * System IO Config 10519580e66SDave Liu */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 10819580e66SDave Liu 10919580e66SDave Liu /* 11019580e66SDave Liu * Output Buffer Impedance 11119580e66SDave Liu */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR 0x31100000 11319580e66SDave Liu 11419580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 11519580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_R 116c78c6783SAnton Vorontsov #define CONFIG_HWCONFIG 11719580e66SDave Liu 11819580e66SDave Liu /* 11919580e66SDave Liu * IMMR new address 12019580e66SDave Liu */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 12219580e66SDave Liu 12319580e66SDave Liu /* 12419580e66SDave Liu * DDR Setup 12519580e66SDave Liu */ 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 1312fef4020SJoe Hershberger #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \ 1322fef4020SJoe Hershberger | DDRCDR_ODT \ 1332fef4020SJoe Hershberger | DDRCDR_Q_DRN) 1342fef4020SJoe Hershberger /* 0x80080001 */ /* ODT 150ohm on SoC */ 13519580e66SDave Liu 13619580e66SDave Liu #undef CONFIG_DDR_ECC /* support DDR ECC function */ 13719580e66SDave Liu #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 13819580e66SDave Liu 13919580e66SDave Liu #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 14019580e66SDave Liu #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 14119580e66SDave Liu 14219580e66SDave Liu #if defined(CONFIG_SPD_EEPROM) 14319580e66SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */ 14419580e66SDave Liu #else 14519580e66SDave Liu /* 14619580e66SDave Liu * Manually set up DDR parameters 1477e74d63dSDave Liu * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM 14819580e66SDave Liu * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5 14919580e66SDave Liu */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 512 /* MB */ 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1532fef4020SJoe Hershberger | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \ 1542fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \ 1558d85808fSJoe Hershberger | CSCONFIG_ROW_BIT_14 \ 1568d85808fSJoe Hershberger | CSCONFIG_COL_BIT_10) 15719580e66SDave Liu /* 0x80010202 */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 16019580e66SDave Liu | (0 << TIMING_CFG0_WRT_SHIFT) \ 16119580e66SDave Liu | (0 << TIMING_CFG0_RRT_SHIFT) \ 16219580e66SDave Liu | (0 << TIMING_CFG0_WWT_SHIFT) \ 16319580e66SDave Liu | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 16419580e66SDave Liu | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 16519580e66SDave Liu | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 16619580e66SDave Liu | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 16719580e66SDave Liu /* 0x00620802 */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 16919580e66SDave Liu | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 17019580e66SDave Liu | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 17119580e66SDave Liu | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 17219580e66SDave Liu | (13 << TIMING_CFG1_REFREC_SHIFT) \ 17319580e66SDave Liu | (3 << TIMING_CFG1_WRREC_SHIFT) \ 17419580e66SDave Liu | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 17519580e66SDave Liu | (2 << TIMING_CFG1_WRTORD_SHIFT)) 17619580e66SDave Liu /* 0x3935d322 */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 17819580e66SDave Liu | (6 << TIMING_CFG2_CPO_SHIFT) \ 17919580e66SDave Liu | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 18019580e66SDave Liu | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 18119580e66SDave Liu | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 18219580e66SDave Liu | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 18319580e66SDave Liu | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1847e74d63dSDave Liu /* 0x131088c8 */ 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \ 18619580e66SDave Liu | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 18719580e66SDave Liu /* 0x03E00100 */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 19119580e66SDave Liu | (0x1432 << SDRAM_MODE_SD_SHIFT)) 1927e74d63dSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 19419580e66SDave Liu #endif 19519580e66SDave Liu 19619580e66SDave Liu /* 19719580e66SDave Liu * Memory test 19819580e66SDave Liu */ 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 20219580e66SDave Liu 20319580e66SDave Liu /* 20419580e66SDave Liu * The reserved memory 20519580e66SDave Liu */ 20614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 20719580e66SDave Liu 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 21019580e66SDave Liu #else 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 21219580e66SDave Liu #endif 21319580e66SDave Liu 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 215b3379f3fSAnton Vorontsov #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 21719580e66SDave Liu 21819580e66SDave Liu /* 21919580e66SDave Liu * Initial RAM Base Address Setup 22019580e66SDave Liu */ 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 223553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 2248d85808fSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 2258d85808fSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 22619580e66SDave Liu 22719580e66SDave Liu /* 22819580e66SDave Liu * Local Bus Configuration & Clock Setup 22919580e66SDave Liu */ 230c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 231c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 2330914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 23419580e66SDave Liu 23519580e66SDave Liu /* 23619580e66SDave Liu * FLASH on the Local Bus 23719580e66SDave Liu */ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 23900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 24319580e66SDave Liu 2448d85808fSJoe Hershberger /* Window base at flash base */ 2458d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 246*7d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 24719580e66SDave Liu 2488d85808fSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 249*7d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 250*7d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 251ded08317SDave Liu | BR_V) /* valid */ 252*7d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 253ded08317SDave Liu | OR_UPM_XAM \ 254ded08317SDave Liu | OR_GPCM_CSNT \ 255f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 256ded08317SDave Liu | OR_GPCM_XACS \ 257ded08317SDave Liu | OR_GPCM_SCY_15 \ 258*7d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 259*7d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 260ded08317SDave Liu | OR_GPCM_EAD) 261ded08317SDave Liu /* 0xFE000FF7 */ 26219580e66SDave Liu 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 26519580e66SDave Liu 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 26919580e66SDave Liu 27019580e66SDave Liu /* 27119580e66SDave Liu * BCSR on the Local Bus 27219580e66SDave Liu */ 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 2748d85808fSJoe Hershberger /* Access window base at BCSR base */ 2758d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 276*7d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 27719580e66SDave Liu 278*7d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 279*7d6a0982SJoe Hershberger | BR_PS_8 \ 280*7d6a0982SJoe Hershberger | BR_MS_GPCM \ 281*7d6a0982SJoe Hershberger | BR_V) 282*7d6a0982SJoe Hershberger /* 0xF8000801 */ 283*7d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 284*7d6a0982SJoe Hershberger | OR_GPCM_XAM \ 285*7d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 286*7d6a0982SJoe Hershberger | OR_GPCM_XACS \ 287*7d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 288*7d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 289*7d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 290*7d6a0982SJoe Hershberger | OR_GPCM_EAD) 291*7d6a0982SJoe Hershberger /* 0xFFFFE9F7 */ 29219580e66SDave Liu 29319580e66SDave Liu /* 29419580e66SDave Liu * NAND Flash on the Local Bus 29519580e66SDave Liu */ 296b3379f3fSAnton Vorontsov #define CONFIG_CMD_NAND 1 297b3379f3fSAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 298b3379f3fSAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 299b3379f3fSAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 300b3379f3fSAnton Vorontsov 301*7d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE 0xE0600000 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \ 303*7d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 3048d85808fSJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 30519580e66SDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 30619580e66SDave Liu | BR_V) /* valid */ 307*7d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \ 308b3379f3fSAnton Vorontsov | OR_FCM_BCTLD \ 30919580e66SDave Liu | OR_FCM_CST \ 31019580e66SDave Liu | OR_FCM_CHT \ 31119580e66SDave Liu | OR_FCM_SCY_1 \ 312b3379f3fSAnton Vorontsov | OR_FCM_RST \ 31319580e66SDave Liu | OR_FCM_TRLX \ 31419580e66SDave Liu | OR_FCM_EHTR) 315b3379f3fSAnton Vorontsov /* 0xFFFF919E */ 31619580e66SDave Liu 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE 318*7d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 31919580e66SDave Liu 32019580e66SDave Liu /* 32119580e66SDave Liu * Serial Port 32219580e66SDave Liu */ 32319580e66SDave Liu #define CONFIG_CONS_INDEX 1 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 32819580e66SDave Liu 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 33019580e66SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 33119580e66SDave Liu 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 33419580e66SDave Liu 33519580e66SDave Liu /* Use the HUSH parser */ 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 33919580e66SDave Liu #endif 34019580e66SDave Liu 34119580e66SDave Liu /* Pass open firmware flat tree */ 34219580e66SDave Liu #define CONFIG_OF_LIBFDT 1 34319580e66SDave Liu #define CONFIG_OF_BOARD_SETUP 1 3445b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 34519580e66SDave Liu 34619580e66SDave Liu /* I2C */ 34719580e66SDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 34819580e66SDave Liu #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 34919580e66SDave Liu #define CONFIG_FSL_I2C 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 35519580e66SDave Liu 35619580e66SDave Liu /* 35719580e66SDave Liu * Config on-board RTC 35819580e66SDave Liu */ 35919580e66SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 36119580e66SDave Liu 36219580e66SDave Liu /* 36319580e66SDave Liu * General PCI 36419580e66SDave Liu * Addresses are mapped 1-1. 36519580e66SDave Liu */ 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 37519580e66SDave Liu 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 37919580e66SDave Liu 3808b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3818b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 3828b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 3838b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 3848b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 3858b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3868b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3878b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 3888b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3898b34557cSAnton Vorontsov 3908b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3918b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 3928b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 3938b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 3948b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 3958b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3968b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3978b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 3988b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3998b34557cSAnton Vorontsov 40019580e66SDave Liu #ifdef CONFIG_PCI 40100f7bbaeSAnton Vorontsov #ifndef __ASSEMBLY__ 40200f7bbaeSAnton Vorontsov extern int board_pci_host_broken(void); 40300f7bbaeSAnton Vorontsov #endif 404be9b56dfSKim Phillips #define CONFIG_PCIE 40519580e66SDave Liu #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */ 40619580e66SDave Liu 4073bf1be3cSAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */ 4083bf1be3cSAnton Vorontsov 40919580e66SDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 41019580e66SDave Liu 41119580e66SDave Liu #undef CONFIG_EEPRO100 41219580e66SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 41419580e66SDave Liu #endif /* CONFIG_PCI */ 41519580e66SDave Liu 41619580e66SDave Liu /* 41719580e66SDave Liu * TSEC 41819580e66SDave Liu */ 41919580e66SDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 42419580e66SDave Liu 42519580e66SDave Liu /* 42619580e66SDave Liu * TSEC ethernet configuration 42719580e66SDave Liu */ 42819580e66SDave Liu #define CONFIG_MII 1 /* MII PHY management */ 42919580e66SDave Liu #define CONFIG_TSEC1 1 43019580e66SDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 43119580e66SDave Liu #define CONFIG_TSEC2 1 43219580e66SDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 43319580e66SDave Liu #define TSEC1_PHY_ADDR 2 43419580e66SDave Liu #define TSEC2_PHY_ADDR 3 4351da83a63SAnton Vorontsov #define TSEC1_PHY_ADDR_SGMII 8 4361da83a63SAnton Vorontsov #define TSEC2_PHY_ADDR_SGMII 4 43719580e66SDave Liu #define TSEC1_PHYIDX 0 43819580e66SDave Liu #define TSEC2_PHYIDX 0 43919580e66SDave Liu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 44019580e66SDave Liu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 44119580e66SDave Liu 44219580e66SDave Liu /* Options are: TSEC[0-1] */ 44319580e66SDave Liu #define CONFIG_ETHPRIME "eTSEC1" 44419580e66SDave Liu 4456f8c85e8SDave Liu /* SERDES */ 4466f8c85e8SDave Liu #define CONFIG_FSL_SERDES 4476f8c85e8SDave Liu #define CONFIG_FSL_SERDES1 0xe3000 4486f8c85e8SDave Liu #define CONFIG_FSL_SERDES2 0xe3100 4496f8c85e8SDave Liu 45019580e66SDave Liu /* 4512eeb3e4fSDave Liu * SATA 4522eeb3e4fSDave Liu */ 4532eeb3e4fSDave Liu #define CONFIG_LIBATA 4542eeb3e4fSDave Liu #define CONFIG_FSL_SATA 4552eeb3e4fSDave Liu 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 4572eeb3e4fSDave Liu #define CONFIG_SATA1 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 4612eeb3e4fSDave Liu #define CONFIG_SATA2 4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 4652eeb3e4fSDave Liu 4662eeb3e4fSDave Liu #ifdef CONFIG_FSL_SATA 4672eeb3e4fSDave Liu #define CONFIG_LBA48 4682eeb3e4fSDave Liu #define CONFIG_CMD_SATA 4692eeb3e4fSDave Liu #define CONFIG_DOS_PARTITION 4702eeb3e4fSDave Liu #define CONFIG_CMD_EXT2 4712eeb3e4fSDave Liu #endif 4722eeb3e4fSDave Liu 4732eeb3e4fSDave Liu /* 47419580e66SDave Liu * Environment 47519580e66SDave Liu */ 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4775a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4788d85808fSJoe Hershberger #define CONFIG_ENV_ADDR \ 4798d85808fSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4800e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4810e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 48219580e66SDave Liu #else 4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 48493f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4860e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 48719580e66SDave Liu #endif 48819580e66SDave Liu 48919580e66SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 49119580e66SDave Liu 49219580e66SDave Liu /* 49319580e66SDave Liu * BOOTP options 49419580e66SDave Liu */ 49519580e66SDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 49619580e66SDave Liu #define CONFIG_BOOTP_BOOTPATH 49719580e66SDave Liu #define CONFIG_BOOTP_GATEWAY 49819580e66SDave Liu #define CONFIG_BOOTP_HOSTNAME 49919580e66SDave Liu 50019580e66SDave Liu 50119580e66SDave Liu /* 50219580e66SDave Liu * Command line configuration. 50319580e66SDave Liu */ 50419580e66SDave Liu #include <config_cmd_default.h> 50519580e66SDave Liu 50619580e66SDave Liu #define CONFIG_CMD_PING 50719580e66SDave Liu #define CONFIG_CMD_I2C 50819580e66SDave Liu #define CONFIG_CMD_MII 50919580e66SDave Liu #define CONFIG_CMD_DATE 51019580e66SDave Liu 51119580e66SDave Liu #if defined(CONFIG_PCI) 51219580e66SDave Liu #define CONFIG_CMD_PCI 51319580e66SDave Liu #endif 51419580e66SDave Liu 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 516bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 51719580e66SDave Liu #undef CONFIG_CMD_LOADS 51819580e66SDave Liu #endif 51919580e66SDave Liu 52019580e66SDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 521a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 52219580e66SDave Liu 52319580e66SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 52419580e66SDave Liu 525e1ac387fSAndy Fleming #define CONFIG_MMC 1 526e1ac387fSAndy Fleming 527e1ac387fSAndy Fleming #ifdef CONFIG_MMC 528e1ac387fSAndy Fleming #define CONFIG_FSL_ESDHC 529a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 530e1ac387fSAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 531e1ac387fSAndy Fleming #define CONFIG_CMD_MMC 532e1ac387fSAndy Fleming #define CONFIG_GENERIC_MMC 533e1ac387fSAndy Fleming #define CONFIG_CMD_EXT2 534e1ac387fSAndy Fleming #define CONFIG_CMD_FAT 535e1ac387fSAndy Fleming #define CONFIG_DOS_PARTITION 536e1ac387fSAndy Fleming #endif 537e1ac387fSAndy Fleming 53819580e66SDave Liu /* 53919580e66SDave Liu * Miscellaneous configurable options 54019580e66SDave Liu */ 5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 54419580e66SDave Liu 54519580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 54719580e66SDave Liu #else 5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 54919580e66SDave Liu #endif 55019580e66SDave Liu 5518d85808fSJoe Hershberger /* Print Buffer Size */ 5528d85808fSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5548d85808fSJoe Hershberger /* Boot Argument Buffer Size */ 5558d85808fSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 55719580e66SDave Liu 55819580e66SDave Liu /* 55919580e66SDave Liu * For booting Linux, the board info and command line data 5609f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 56119580e66SDave Liu * the maximum mapped by the Linux kernel during initialization. 56219580e66SDave Liu */ 5639f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 56419580e66SDave Liu 56519580e66SDave Liu /* 56619580e66SDave Liu * Core HID Setup 56719580e66SDave Liu */ 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5691a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5701a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 57219580e66SDave Liu 57319580e66SDave Liu /* 57419580e66SDave Liu * MMU Setup 57519580e66SDave Liu */ 57631d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 57719580e66SDave Liu 57819580e66SDave Liu /* DDR: cache cacheable */ 5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 58119580e66SDave Liu 5828d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ 58372cd4087SJoe Hershberger | BATL_PP_RW \ 5848d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5858d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ 5868d85808fSJoe Hershberger | BATU_BL_256M \ 5878d85808fSJoe Hershberger | BATU_VS \ 5888d85808fSJoe Hershberger | BATU_VP) 5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 59119580e66SDave Liu 5928d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ 59372cd4087SJoe Hershberger | BATL_PP_RW \ 5948d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5958d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ 5968d85808fSJoe Hershberger | BATU_BL_256M \ 5978d85808fSJoe Hershberger | BATU_VS \ 5988d85808fSJoe Hershberger | BATU_VP) 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 60119580e66SDave Liu 60219580e66SDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 6038d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ 60472cd4087SJoe Hershberger | BATL_PP_RW \ 6058d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 6068d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6078d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ 6088d85808fSJoe Hershberger | BATU_BL_8M \ 6098d85808fSJoe Hershberger | BATU_VS \ 6108d85808fSJoe Hershberger | BATU_VP) 6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 61319580e66SDave Liu 61419580e66SDave Liu /* BCSR: cache-inhibit and guarded */ 6158d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \ 61672cd4087SJoe Hershberger | BATL_PP_RW \ 6178d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 6188d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6198d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \ 6208d85808fSJoe Hershberger | BATU_BL_128K \ 6218d85808fSJoe Hershberger | BATU_VS \ 6228d85808fSJoe Hershberger | BATU_VP) 6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 62519580e66SDave Liu 62619580e66SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 6278d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ 62872cd4087SJoe Hershberger | BATL_PP_RW \ 6298d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 6308d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ 6318d85808fSJoe Hershberger | BATU_BL_32M \ 6328d85808fSJoe Hershberger | BATU_VS \ 6338d85808fSJoe Hershberger | BATU_VP) 6348d85808fSJoe Hershberger #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ 63572cd4087SJoe Hershberger | BATL_PP_RW \ 6368d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 6378d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 63919580e66SDave Liu 64019580e66SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 64172cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 6428d85808fSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 6438d85808fSJoe Hershberger | BATU_BL_128K \ 6448d85808fSJoe Hershberger | BATU_VS \ 6458d85808fSJoe Hershberger | BATU_VP) 6466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 64819580e66SDave Liu 64919580e66SDave Liu #ifdef CONFIG_PCI 65019580e66SDave Liu /* PCI MEM space: cacheable */ 6518d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ 65272cd4087SJoe Hershberger | BATL_PP_RW \ 6538d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 6548d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ 6558d85808fSJoe Hershberger | BATU_BL_256M \ 6568d85808fSJoe Hershberger | BATU_VS \ 6578d85808fSJoe Hershberger | BATU_VP) 6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 66019580e66SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 6618d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ 66272cd4087SJoe Hershberger | BATL_PP_RW \ 6638d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 6648d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6658d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ 6668d85808fSJoe Hershberger | BATU_BL_256M \ 6678d85808fSJoe Hershberger | BATU_VS \ 6688d85808fSJoe Hershberger | BATU_VP) 6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 67119580e66SDave Liu #else 6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 68019580e66SDave Liu #endif 68119580e66SDave Liu 68219580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 68319580e66SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 68419580e66SDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 68519580e66SDave Liu #endif 68619580e66SDave Liu 68719580e66SDave Liu /* 68819580e66SDave Liu * Environment Configuration 68919580e66SDave Liu */ 69019580e66SDave Liu 69119580e66SDave Liu #define CONFIG_ENV_OVERWRITE 69219580e66SDave Liu 69319580e66SDave Liu #if defined(CONFIG_TSEC_ENET) 69419580e66SDave Liu #define CONFIG_HAS_ETH0 69519580e66SDave Liu #define CONFIG_HAS_ETH1 69619580e66SDave Liu #endif 69719580e66SDave Liu 69819580e66SDave Liu #define CONFIG_BAUDRATE 115200 69919580e66SDave Liu 70079f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 70119580e66SDave Liu 70219580e66SDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 70319580e66SDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 70419580e66SDave Liu 70519580e66SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 70619580e66SDave Liu "netdev=eth0\0" \ 70719580e66SDave Liu "consoledev=ttyS0\0" \ 70819580e66SDave Liu "ramdiskaddr=1000000\0" \ 70919580e66SDave Liu "ramdiskfile=ramfs.83xx\0" \ 71079f516bcSKim Phillips "fdtaddr=780000\0" \ 711270fe261SKim Phillips "fdtfile=mpc8379_mds.dtb\0" \ 71219580e66SDave Liu "" 71319580e66SDave Liu 71419580e66SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 71519580e66SDave Liu "setenv bootargs root=/dev/nfs rw " \ 71619580e66SDave Liu "nfsroot=$serverip:$rootpath " \ 7178d85808fSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 7188d85808fSJoe Hershberger "$netdev:off " \ 71919580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 72019580e66SDave Liu "tftp $loadaddr $bootfile;" \ 72119580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 72219580e66SDave Liu "bootm $loadaddr - $fdtaddr" 72319580e66SDave Liu 72419580e66SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 72519580e66SDave Liu "setenv bootargs root=/dev/ram rw " \ 72619580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 72719580e66SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 72819580e66SDave Liu "tftp $loadaddr $bootfile;" \ 72919580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 73019580e66SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 73119580e66SDave Liu 73219580e66SDave Liu 73319580e66SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 73419580e66SDave Liu 73519580e66SDave Liu #endif /* __CONFIG_H */ 736