xref: /rk3399_rockchip-uboot/include/configs/MPC837XEMDS.h (revision 6d0f6bcf337c5261c08fabe12982178c2c489d76)
119580e66SDave Liu /*
219580e66SDave Liu  * Copyright (C) 2007 Freescale Semiconductor, Inc.
319580e66SDave Liu  * Dave Liu <daveliu@freescale.com>
419580e66SDave Liu  *
519580e66SDave Liu  * This program is free software; you can redistribute it and/or
619580e66SDave Liu  * modify it under the terms of the GNU General Public License as
719580e66SDave Liu  * published by the Free Software Foundation; either version 2 of
819580e66SDave Liu  * the License, or (at your option) any later version.
919580e66SDave Liu  *
1019580e66SDave Liu  * This program is distributed in the hope that it will be useful,
1119580e66SDave Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1219580e66SDave Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
1319580e66SDave Liu  * GNU General Public License for more details.
1419580e66SDave Liu  *
1519580e66SDave Liu  * You should have received a copy of the GNU General Public License
1619580e66SDave Liu  * along with this program; if not, write to the Free Software
1719580e66SDave Liu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
1819580e66SDave Liu  * MA 02111-1307 USA
1919580e66SDave Liu  */
2019580e66SDave Liu 
2119580e66SDave Liu #ifndef __CONFIG_H
2219580e66SDave Liu #define __CONFIG_H
2319580e66SDave Liu 
2419580e66SDave Liu /*
2519580e66SDave Liu  * High Level Configuration Options
2619580e66SDave Liu  */
2719580e66SDave Liu #define CONFIG_E300		1 /* E300 family */
2819580e66SDave Liu #define CONFIG_MPC83XX		1 /* MPC83XX family */
2919580e66SDave Liu #define CONFIG_MPC837X		1 /* MPC837X CPU specific */
3019580e66SDave Liu #define CONFIG_MPC837XEMDS	1 /* MPC837XEMDS board specific */
3119580e66SDave Liu 
3219580e66SDave Liu /*
3319580e66SDave Liu  * System Clock Setup
3419580e66SDave Liu  */
3519580e66SDave Liu #ifdef CONFIG_PCISLAVE
3619580e66SDave Liu #define CONFIG_83XX_PCICLK	66000000 /* in HZ */
3719580e66SDave Liu #else
3819580e66SDave Liu #define CONFIG_83XX_CLKIN	66000000 /* in Hz */
3919580e66SDave Liu #endif
4019580e66SDave Liu 
4119580e66SDave Liu #ifndef CONFIG_SYS_CLK_FREQ
4219580e66SDave Liu #define CONFIG_SYS_CLK_FREQ	66000000
4319580e66SDave Liu #endif
4419580e66SDave Liu 
4519580e66SDave Liu /*
4619580e66SDave Liu  * Hardware Reset Configuration Word
4719580e66SDave Liu  * if CLKIN is 66MHz, then
4819580e66SDave Liu  * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
4919580e66SDave Liu  */
50*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
5119580e66SDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
5219580e66SDave Liu 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
5319580e66SDave Liu 	HRCWL_SVCOD_DIV_2 |\
5419580e66SDave Liu 	HRCWL_CSB_TO_CLKIN_6X1 |\
5519580e66SDave Liu 	HRCWL_CORE_TO_CSB_1_5X1)
5619580e66SDave Liu 
5719580e66SDave Liu #ifdef CONFIG_PCISLAVE
58*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
5919580e66SDave Liu 	HRCWH_PCI_AGENT |\
6019580e66SDave Liu 	HRCWH_PCI1_ARBITER_DISABLE |\
6119580e66SDave Liu 	HRCWH_CORE_ENABLE |\
6219580e66SDave Liu 	HRCWH_FROM_0XFFF00100 |\
6319580e66SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
6419580e66SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
6519580e66SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
6619580e66SDave Liu 	HRCWH_RL_EXT_LEGACY |\
6719580e66SDave Liu 	HRCWH_TSEC1M_IN_RGMII |\
6819580e66SDave Liu 	HRCWH_TSEC2M_IN_RGMII |\
6919580e66SDave Liu 	HRCWH_BIG_ENDIAN |\
7019580e66SDave Liu 	HRCWH_LDP_CLEAR)
7119580e66SDave Liu #else
72*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
7319580e66SDave Liu 	HRCWH_PCI_HOST |\
7419580e66SDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
7519580e66SDave Liu 	HRCWH_CORE_ENABLE |\
7619580e66SDave Liu 	HRCWH_FROM_0X00000100 |\
7719580e66SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
7819580e66SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
7919580e66SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
8019580e66SDave Liu 	HRCWH_RL_EXT_LEGACY |\
8119580e66SDave Liu 	HRCWH_TSEC1M_IN_RGMII |\
8219580e66SDave Liu 	HRCWH_TSEC2M_IN_RGMII |\
8319580e66SDave Liu 	HRCWH_BIG_ENDIAN |\
8419580e66SDave Liu 	HRCWH_LDP_CLEAR)
8519580e66SDave Liu #endif
8619580e66SDave Liu 
87bd4458cbSDave Liu /* Arbiter Configuration Register */
88*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth is 4 */
89*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT		3	/* Arbiter repeat count is 4 */
90bd4458cbSDave Liu 
91bd4458cbSDave Liu /* System Priority Control Register */
92*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP		3	/* eTSEC1/2 emergency has highest priority */
93bd4458cbSDave Liu 
9419580e66SDave Liu /*
95bd4458cbSDave Liu  * IP blocks clock configuration
9619580e66SDave Liu  */
97*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM	1	/* CSB:eTSEC1 = 1:1 */
98*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM	1	/* CSB:eTSEC2 = 1:1 */
99*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM		SCCR_SATACM_2	/* CSB:SATA[0:3] = 2:1 */
10019580e66SDave Liu 
10119580e66SDave Liu /*
10219580e66SDave Liu  * System IO Config
10319580e66SDave Liu  */
104*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH		0x00000000
105*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
10619580e66SDave Liu 
10719580e66SDave Liu /*
10819580e66SDave Liu  * Output Buffer Impedance
10919580e66SDave Liu  */
110*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR		0x31100000
11119580e66SDave Liu 
11219580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
11319580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_R
11419580e66SDave Liu 
11519580e66SDave Liu /*
11619580e66SDave Liu  * IMMR new address
11719580e66SDave Liu  */
118*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
11919580e66SDave Liu 
12019580e66SDave Liu /*
12119580e66SDave Liu  * DDR Setup
12219580e66SDave Liu  */
123*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
124*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
125*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
126*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
127*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0
128*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE	0x80080001 /* ODT 150ohm on SoC */
12919580e66SDave Liu 
13019580e66SDave Liu #undef CONFIG_DDR_ECC		/* support DDR ECC function */
13119580e66SDave Liu #undef CONFIG_DDR_ECC_CMD	/* Use DDR ECC user commands */
13219580e66SDave Liu 
13319580e66SDave Liu #define CONFIG_SPD_EEPROM	/* Use SPD EEPROM for DDR setup */
13419580e66SDave Liu #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
13519580e66SDave Liu 
13619580e66SDave Liu #if defined(CONFIG_SPD_EEPROM)
13719580e66SDave Liu #define SPD_EEPROM_ADDRESS	0x51 /* I2C address of DDR SODIMM SPD */
13819580e66SDave Liu #else
13919580e66SDave Liu /*
14019580e66SDave Liu  * Manually set up DDR parameters
1417e74d63dSDave Liu  * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
14219580e66SDave Liu  * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
14319580e66SDave Liu  */
144*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		512 /* MB */
145*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000001f
146*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	( CSCONFIG_EN \
14719580e66SDave Liu 				| 0x00010000  /* ODT_WR to CSn */ \
14819580e66SDave Liu 				| CSCONFIG_ROW_BIT_14 | CSCONFIG_COL_BIT_10 )
14919580e66SDave Liu 				/* 0x80010202 */
150*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
151*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
15219580e66SDave Liu 				| ( 0 << TIMING_CFG0_WRT_SHIFT ) \
15319580e66SDave Liu 				| ( 0 << TIMING_CFG0_RRT_SHIFT ) \
15419580e66SDave Liu 				| ( 0 << TIMING_CFG0_WWT_SHIFT ) \
15519580e66SDave Liu 				| ( 6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
15619580e66SDave Liu 				| ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
15719580e66SDave Liu 				| ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
15819580e66SDave Liu 				| ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
15919580e66SDave Liu 				/* 0x00620802 */
160*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \
16119580e66SDave Liu 				| ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
16219580e66SDave Liu 				| ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \
16319580e66SDave Liu 				| ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
16419580e66SDave Liu 				| (13 << TIMING_CFG1_REFREC_SHIFT ) \
16519580e66SDave Liu 				| ( 3 << TIMING_CFG1_WRREC_SHIFT ) \
16619580e66SDave Liu 				| ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
16719580e66SDave Liu 				| ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
16819580e66SDave Liu 				/* 0x3935d322 */
169*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
17019580e66SDave Liu 				| ( 6 << TIMING_CFG2_CPO_SHIFT ) \
17119580e66SDave Liu 				| ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
17219580e66SDave Liu 				| ( 4 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
17319580e66SDave Liu 				| ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
17419580e66SDave Liu 				| ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
17519580e66SDave Liu 				| ( 8 << TIMING_CFG2_FOUR_ACT_SHIFT) )
1767e74d63dSDave Liu 				/* 0x131088c8 */
177*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	( ( 0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT ) \
17819580e66SDave Liu 				| ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
17919580e66SDave Liu 				/* 0x03E00100 */
180*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	0x43000000
181*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00001000 /* 1 posted refresh */
182*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \
18319580e66SDave Liu 				| ( 0x1432 << SDRAM_MODE_SD_SHIFT ) )
1847e74d63dSDave Liu 				/* ODT 150ohm CL=3, AL=1 on SDRAM */
185*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x00000000
18619580e66SDave Liu #endif
18719580e66SDave Liu 
18819580e66SDave Liu /*
18919580e66SDave Liu  * Memory test
19019580e66SDave Liu  */
191*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
192*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
193*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00140000
19419580e66SDave Liu 
19519580e66SDave Liu /*
19619580e66SDave Liu  * The reserved memory
19719580e66SDave Liu  */
198*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE /* start of monitor */
19919580e66SDave Liu 
200*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
201*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
20219580e66SDave Liu #else
203*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT
20419580e66SDave Liu #endif
20519580e66SDave Liu 
206*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
207*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
208*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(512 * 1024) /* Reserved for malloc */
20919580e66SDave Liu 
21019580e66SDave Liu /*
21119580e66SDave Liu  * Initial RAM Base Address Setup
21219580e66SDave Liu  */
213*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
214*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
215*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x1000 /* End of used area in RAM */
216*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	0x100 /* num bytes initial data */
217*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
21819580e66SDave Liu 
21919580e66SDave Liu /*
22019580e66SDave Liu  * Local Bus Configuration & Clock Setup
22119580e66SDave Liu  */
222*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR		(LCRR_DBYP | LCRR_CLKDIV_8)
223*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
22419580e66SDave Liu 
22519580e66SDave Liu /*
22619580e66SDave Liu  * FLASH on the Local Bus
22719580e66SDave Liu  */
228*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
22900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
230*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
231*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		32 /* max FLASH size is 32M */
232*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1		/* Use h/w Flash protection. */
23319580e66SDave Liu 
234*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE /* Window base at flash base */
235*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000018 /* 32MB window size */
23619580e66SDave Liu 
237*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		( CONFIG_SYS_FLASH_BASE	/* Flash Base address */ \
238ded08317SDave Liu 				| (2 << BR_PS_SHIFT)	/* 16 bit port size */ \
239ded08317SDave Liu 				| BR_V )		/* valid */
240*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		( (~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
241ded08317SDave Liu 				| OR_UPM_XAM \
242ded08317SDave Liu 				| OR_GPCM_CSNT \
243f9023afbSAnton Vorontsov 				| OR_GPCM_ACS_DIV2 \
244ded08317SDave Liu 				| OR_GPCM_XACS \
245ded08317SDave Liu 				| OR_GPCM_SCY_15 \
246ded08317SDave Liu 				| OR_GPCM_TRLX \
247ded08317SDave Liu 				| OR_GPCM_EHTR \
248ded08317SDave Liu 				| OR_GPCM_EAD )
249ded08317SDave Liu 				/* 0xFE000FF7 */
25019580e66SDave Liu 
251*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
252*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	256 /* max sectors per device */
25319580e66SDave Liu 
254*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
255*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000 /* Flash Erase Timeout (ms) */
256*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500 /* Flash Write Timeout (ms) */
25719580e66SDave Liu 
25819580e66SDave Liu /*
25919580e66SDave Liu  * BCSR on the Local Bus
26019580e66SDave Liu  */
261*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR		0xF8000000
262*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR /* Access window base at BCSR base */
263*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM	0x8000000E /* Access window size 32K */
26419580e66SDave Liu 
265*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		(CONFIG_SYS_BCSR | 0x00000801) /* Port size=8bit, MSEL=GPCM */
266*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xFFFFE9f7 /* length 32K */
26719580e66SDave Liu 
26819580e66SDave Liu /*
26919580e66SDave Liu  * NAND Flash on the Local Bus
27019580e66SDave Liu  */
271*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE		0xE0600000	/* 0xE0600000 */
272*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		( CONFIG_SYS_NAND_BASE \
27319580e66SDave Liu 				| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
27419580e66SDave Liu 				| BR_PS_8		/* Port Size = 8 bit */ \
27519580e66SDave Liu 				| BR_MS_FCM		/* MSEL = FCM */ \
27619580e66SDave Liu 				| BR_V )		/* valid */
277*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		( 0xFFFF8000		/* length 32K */ \
27819580e66SDave Liu 				| OR_FCM_CSCT \
27919580e66SDave Liu 				| OR_FCM_CST \
28019580e66SDave Liu 				| OR_FCM_CHT \
28119580e66SDave Liu 				| OR_FCM_SCY_1 \
28219580e66SDave Liu 				| OR_FCM_TRLX \
28319580e66SDave Liu 				| OR_FCM_EHTR )
28419580e66SDave Liu 				/* 0xFFFF8396 */
28519580e66SDave Liu 
286*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_NAND_BASE
287*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM	0x8000000E	/* 32KB  */
28819580e66SDave Liu 
28919580e66SDave Liu /*
29019580e66SDave Liu  * Serial Port
29119580e66SDave Liu  */
29219580e66SDave Liu #define CONFIG_CONS_INDEX	1
29319580e66SDave Liu #undef CONFIG_SERIAL_SOFTWARE_FIFO
294*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
295*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
296*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
297*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
29819580e66SDave Liu 
299*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
30019580e66SDave Liu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
30119580e66SDave Liu 
302*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
303*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
30419580e66SDave Liu 
30519580e66SDave Liu /* Use the HUSH parser */
306*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
307*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER
308*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
30919580e66SDave Liu #endif
31019580e66SDave Liu 
31119580e66SDave Liu /* Pass open firmware flat tree */
31219580e66SDave Liu #define CONFIG_OF_LIBFDT	1
31319580e66SDave Liu #define CONFIG_OF_BOARD_SETUP	1
3145b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
31519580e66SDave Liu 
31619580e66SDave Liu /* I2C */
31719580e66SDave Liu #define CONFIG_HARD_I2C		/* I2C with hardware support */
31819580e66SDave Liu #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
31919580e66SDave Liu #define CONFIG_FSL_I2C
320*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000 /* I2C speed and slave address */
321*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
322*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x51} /* Don't probe these addrs */
323*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
324*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
32519580e66SDave Liu 
32619580e66SDave Liu /*
32719580e66SDave Liu  * Config on-board RTC
32819580e66SDave Liu  */
32919580e66SDave Liu #define CONFIG_RTC_DS1374	/* use ds1374 rtc via i2c */
330*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
33119580e66SDave Liu 
33219580e66SDave Liu /*
33319580e66SDave Liu  * General PCI
33419580e66SDave Liu  * Addresses are mapped 1-1.
33519580e66SDave Liu  */
336*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE	0x80000000
337*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS	CONFIG_SYS_PCI_MEM_BASE
338*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE	0x10000000 /* 256M */
339*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
340*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
341*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
342*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE		0x00000000
343*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
344*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
34519580e66SDave Liu 
346*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
347*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
348*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
34919580e66SDave Liu 
35019580e66SDave Liu #ifdef CONFIG_PCI
35119580e66SDave Liu #define CONFIG_83XX_GENERIC_PCI	1 /* Use generic PCI setup */
35219580e66SDave Liu #define CONFIG_PQ_MDS_PIB	1 /* PQ MDS Platform IO Board */
35319580e66SDave Liu 
35419580e66SDave Liu #define CONFIG_NET_MULTI
35519580e66SDave Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
35619580e66SDave Liu 
35719580e66SDave Liu #undef CONFIG_EEPRO100
35819580e66SDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
359*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
36019580e66SDave Liu #endif /* CONFIG_PCI */
36119580e66SDave Liu 
36219580e66SDave Liu #ifndef CONFIG_NET_MULTI
36319580e66SDave Liu #define CONFIG_NET_MULTI	1
36419580e66SDave Liu #endif
36519580e66SDave Liu 
36619580e66SDave Liu /*
36719580e66SDave Liu  * TSEC
36819580e66SDave Liu  */
36919580e66SDave Liu #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
370*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET	0x24000
371*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1		(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
372*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET	0x25000
373*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2		(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
37419580e66SDave Liu 
37519580e66SDave Liu /*
37619580e66SDave Liu  * TSEC ethernet configuration
37719580e66SDave Liu  */
37819580e66SDave Liu #define CONFIG_MII		1 /* MII PHY management */
37919580e66SDave Liu #define CONFIG_TSEC1		1
38019580e66SDave Liu #define CONFIG_TSEC1_NAME	"eTSEC0"
38119580e66SDave Liu #define CONFIG_TSEC2		1
38219580e66SDave Liu #define CONFIG_TSEC2_NAME	"eTSEC1"
38319580e66SDave Liu #define TSEC1_PHY_ADDR		2
38419580e66SDave Liu #define TSEC2_PHY_ADDR		3
38519580e66SDave Liu #define TSEC1_PHYIDX		0
38619580e66SDave Liu #define TSEC2_PHYIDX		0
38719580e66SDave Liu #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
38819580e66SDave Liu #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
38919580e66SDave Liu 
39019580e66SDave Liu /* Options are: TSEC[0-1] */
39119580e66SDave Liu #define CONFIG_ETHPRIME		"eTSEC1"
39219580e66SDave Liu 
3936f8c85e8SDave Liu /* SERDES */
3946f8c85e8SDave Liu #define CONFIG_FSL_SERDES
3956f8c85e8SDave Liu #define CONFIG_FSL_SERDES1	0xe3000
3966f8c85e8SDave Liu #define CONFIG_FSL_SERDES2	0xe3100
3976f8c85e8SDave Liu 
39819580e66SDave Liu /*
3992eeb3e4fSDave Liu  * SATA
4002eeb3e4fSDave Liu  */
4012eeb3e4fSDave Liu #define CONFIG_LIBATA
4022eeb3e4fSDave Liu #define CONFIG_FSL_SATA
4032eeb3e4fSDave Liu 
404*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
4052eeb3e4fSDave Liu #define CONFIG_SATA1
406*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET	0x18000
407*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1		(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
408*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
4092eeb3e4fSDave Liu #define CONFIG_SATA2
410*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET	0x19000
411*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2		(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
412*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
4132eeb3e4fSDave Liu 
4142eeb3e4fSDave Liu #ifdef CONFIG_FSL_SATA
4152eeb3e4fSDave Liu #define CONFIG_LBA48
4162eeb3e4fSDave Liu #define CONFIG_CMD_SATA
4172eeb3e4fSDave Liu #define CONFIG_DOS_PARTITION
4182eeb3e4fSDave Liu #define CONFIG_CMD_EXT2
4192eeb3e4fSDave Liu #endif
4202eeb3e4fSDave Liu 
4212eeb3e4fSDave Liu /*
42219580e66SDave Liu  * Environment
42319580e66SDave Liu  */
424*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
4255a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
426*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4270e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K(one sector) for env */
4280e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
42919580e66SDave Liu #else
430*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */
43193f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
432*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4330e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
43419580e66SDave Liu #endif
43519580e66SDave Liu 
43619580e66SDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
437*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
43819580e66SDave Liu 
43919580e66SDave Liu /*
44019580e66SDave Liu  * BOOTP options
44119580e66SDave Liu  */
44219580e66SDave Liu #define CONFIG_BOOTP_BOOTFILESIZE
44319580e66SDave Liu #define CONFIG_BOOTP_BOOTPATH
44419580e66SDave Liu #define CONFIG_BOOTP_GATEWAY
44519580e66SDave Liu #define CONFIG_BOOTP_HOSTNAME
44619580e66SDave Liu 
44719580e66SDave Liu 
44819580e66SDave Liu /*
44919580e66SDave Liu  * Command line configuration.
45019580e66SDave Liu  */
45119580e66SDave Liu #include <config_cmd_default.h>
45219580e66SDave Liu 
45319580e66SDave Liu #define CONFIG_CMD_PING
45419580e66SDave Liu #define CONFIG_CMD_I2C
45519580e66SDave Liu #define CONFIG_CMD_MII
45619580e66SDave Liu #define CONFIG_CMD_DATE
45719580e66SDave Liu 
45819580e66SDave Liu #if defined(CONFIG_PCI)
45919580e66SDave Liu     #define CONFIG_CMD_PCI
46019580e66SDave Liu #endif
46119580e66SDave Liu 
462*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
46319580e66SDave Liu     #undef CONFIG_CMD_ENV
46419580e66SDave Liu     #undef CONFIG_CMD_LOADS
46519580e66SDave Liu #endif
46619580e66SDave Liu 
46719580e66SDave Liu #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
46819580e66SDave Liu 
46919580e66SDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
47019580e66SDave Liu 
47119580e66SDave Liu /*
47219580e66SDave Liu  * Miscellaneous configurable options
47319580e66SDave Liu  */
474*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
475*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
476*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"=> "	/* Monitor Command Prompt */
47719580e66SDave Liu 
47819580e66SDave Liu #if defined(CONFIG_CMD_KGDB)
479*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size */
48019580e66SDave Liu #else
481*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256 /* Console I/O Buffer Size */
48219580e66SDave Liu #endif
48319580e66SDave Liu 
484*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
485*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
486*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
487*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
48819580e66SDave Liu 
48919580e66SDave Liu /*
49019580e66SDave Liu  * For booting Linux, the board info and command line data
49119580e66SDave Liu  * have to be in the first 8 MB of memory, since this is
49219580e66SDave Liu  * the maximum mapped by the Linux kernel during initialization.
49319580e66SDave Liu  */
494*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 << 20) /* Initial Memory map for Linux */
49519580e66SDave Liu 
49619580e66SDave Liu /*
49719580e66SDave Liu  * Core HID Setup
49819580e66SDave Liu  */
499*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT		0x000000000
500*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL		HID0_ENABLE_MACHINE_CHECK
501*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
50219580e66SDave Liu 
50319580e66SDave Liu /*
50419580e66SDave Liu  * MMU Setup
50519580e66SDave Liu  */
50631d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
50719580e66SDave Liu 
50819580e66SDave Liu /* DDR: cache cacheable */
509*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER		CONFIG_SYS_SDRAM_BASE
510*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER		(CONFIG_SYS_SDRAM_BASE + 0x10000000)
51119580e66SDave Liu 
512*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_LOWER | BATL_PP_10 | BATL_MEMCOHERENCE)
513*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_LOWER | BATU_BL_256M | BATU_VS | BATU_VP)
514*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
515*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
51619580e66SDave Liu 
517*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_SDRAM_UPPER | BATL_PP_10 | BATL_MEMCOHERENCE)
518*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_SDRAM_UPPER | BATU_BL_256M | BATU_VS | BATU_VP)
519*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
520*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
52119580e66SDave Liu 
52219580e66SDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
523*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_IMMR | BATL_PP_10 | \
52419580e66SDave Liu 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
525*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
526*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
527*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
52819580e66SDave Liu 
52919580e66SDave Liu /* BCSR: cache-inhibit and guarded */
530*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_BCSR | BATL_PP_10 | \
53119580e66SDave Liu 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
532*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
533*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
534*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
53519580e66SDave Liu 
53619580e66SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
537*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
538*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
539*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
54019580e66SDave Liu 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
541*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
54219580e66SDave Liu 
54319580e66SDave Liu /* Stack in dcache: cacheable, no memory coherence */
544*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
545*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
546*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
547*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
54819580e66SDave Liu 
54919580e66SDave Liu #ifdef CONFIG_PCI
55019580e66SDave Liu /* PCI MEM space: cacheable */
551*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
552*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
553*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
554*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
55519580e66SDave Liu /* PCI MMIO space: cache-inhibit and guarded */
556*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
55719580e66SDave Liu 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
558*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
559*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
560*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
56119580e66SDave Liu #else
562*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
563*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
564*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
565*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
566*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
567*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
568*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
569*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
57019580e66SDave Liu #endif
57119580e66SDave Liu 
57219580e66SDave Liu /*
57319580e66SDave Liu  * Internal Definitions
57419580e66SDave Liu  *
57519580e66SDave Liu  * Boot Flags
57619580e66SDave Liu  */
57719580e66SDave Liu #define BOOTFLAG_COLD	0x01 /* Normal Power-On: Boot from FLASH */
57819580e66SDave Liu #define BOOTFLAG_WARM	0x02 /* Software reboot */
57919580e66SDave Liu 
58019580e66SDave Liu #if defined(CONFIG_CMD_KGDB)
58119580e66SDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
58219580e66SDave Liu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
58319580e66SDave Liu #endif
58419580e66SDave Liu 
58519580e66SDave Liu /*
58619580e66SDave Liu  * Environment Configuration
58719580e66SDave Liu  */
58819580e66SDave Liu 
58919580e66SDave Liu #define CONFIG_ENV_OVERWRITE
59019580e66SDave Liu 
59119580e66SDave Liu #if defined(CONFIG_TSEC_ENET)
59219580e66SDave Liu #define CONFIG_HAS_ETH0
59319580e66SDave Liu #define CONFIG_ETHADDR		00:E0:0C:00:83:79
59419580e66SDave Liu #define CONFIG_HAS_ETH1
59519580e66SDave Liu #define CONFIG_ETH1ADDR		00:E0:0C:00:83:78
59619580e66SDave Liu #endif
59719580e66SDave Liu 
59819580e66SDave Liu #define CONFIG_BAUDRATE 115200
59919580e66SDave Liu 
600b2115757SKim Phillips #define CONFIG_LOADADDR 500000	/* default location for tftp and bootm */
60119580e66SDave Liu 
60219580e66SDave Liu #define CONFIG_BOOTDELAY 6	/* -1 disables auto-boot */
60319580e66SDave Liu #undef CONFIG_BOOTARGS		/* the boot command will set bootargs */
60419580e66SDave Liu 
60519580e66SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
60619580e66SDave Liu    "netdev=eth0\0"							\
60719580e66SDave Liu    "consoledev=ttyS0\0"							\
60819580e66SDave Liu    "ramdiskaddr=1000000\0"						\
60919580e66SDave Liu    "ramdiskfile=ramfs.83xx\0"						\
61019580e66SDave Liu    "fdtaddr=400000\0"							\
611270fe261SKim Phillips    "fdtfile=mpc8379_mds.dtb\0"						\
61219580e66SDave Liu    ""
61319580e66SDave Liu 
61419580e66SDave Liu #define CONFIG_NFSBOOTCOMMAND						\
61519580e66SDave Liu    "setenv bootargs root=/dev/nfs rw "					\
61619580e66SDave Liu       "nfsroot=$serverip:$rootpath "					\
61719580e66SDave Liu       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
61819580e66SDave Liu       "console=$consoledev,$baudrate $othbootargs;"			\
61919580e66SDave Liu    "tftp $loadaddr $bootfile;"						\
62019580e66SDave Liu    "tftp $fdtaddr $fdtfile;"						\
62119580e66SDave Liu    "bootm $loadaddr - $fdtaddr"
62219580e66SDave Liu 
62319580e66SDave Liu #define CONFIG_RAMBOOTCOMMAND						\
62419580e66SDave Liu    "setenv bootargs root=/dev/ram rw "					\
62519580e66SDave Liu       "console=$consoledev,$baudrate $othbootargs;"			\
62619580e66SDave Liu    "tftp $ramdiskaddr $ramdiskfile;"					\
62719580e66SDave Liu    "tftp $loadaddr $bootfile;"						\
62819580e66SDave Liu    "tftp $fdtaddr $fdtfile;"						\
62919580e66SDave Liu    "bootm $loadaddr $ramdiskaddr $fdtaddr"
63019580e66SDave Liu 
63119580e66SDave Liu 
63219580e66SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
63319580e66SDave Liu 
63419580e66SDave Liu #endif	/* __CONFIG_H */
635