xref: /rk3399_rockchip-uboot/include/configs/MPC837XEMDS.h (revision 6c3c575008586d1600ccd8595e5558b70e1b219b)
119580e66SDave Liu /*
219580e66SDave Liu  * Copyright (C) 2007 Freescale Semiconductor, Inc.
319580e66SDave Liu  * Dave Liu <daveliu@freescale.com>
419580e66SDave Liu  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
619580e66SDave Liu  */
719580e66SDave Liu 
819580e66SDave Liu #ifndef __CONFIG_H
919580e66SDave Liu #define __CONFIG_H
1019580e66SDave Liu 
1119580e66SDave Liu /*
1219580e66SDave Liu  * High Level Configuration Options
1319580e66SDave Liu  */
1419580e66SDave Liu #define CONFIG_E300		1 /* E300 family */
152c7920afSPeter Tyser #define CONFIG_MPC837x		1 /* MPC837x CPU specific */
1619580e66SDave Liu #define CONFIG_MPC837XEMDS	1 /* MPC837XEMDS board specific */
1719580e66SDave Liu 
182ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
192ae18241SWolfgang Denk 
2019580e66SDave Liu /*
2119580e66SDave Liu  * System Clock Setup
2219580e66SDave Liu  */
2319580e66SDave Liu #ifdef CONFIG_PCISLAVE
2419580e66SDave Liu #define CONFIG_83XX_PCICLK	66000000 /* in HZ */
2519580e66SDave Liu #else
2619580e66SDave Liu #define CONFIG_83XX_CLKIN	66000000 /* in Hz */
2719580e66SDave Liu #endif
2819580e66SDave Liu 
2919580e66SDave Liu #ifndef CONFIG_SYS_CLK_FREQ
3019580e66SDave Liu #define CONFIG_SYS_CLK_FREQ	66000000
3119580e66SDave Liu #endif
3219580e66SDave Liu 
3319580e66SDave Liu /*
3419580e66SDave Liu  * Hardware Reset Configuration Word
3519580e66SDave Liu  * if CLKIN is 66MHz, then
3619580e66SDave Liu  * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
3719580e66SDave Liu  */
386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
3919580e66SDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
4019580e66SDave Liu 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
4119580e66SDave Liu 	HRCWL_SVCOD_DIV_2 |\
4219580e66SDave Liu 	HRCWL_CSB_TO_CLKIN_6X1 |\
4319580e66SDave Liu 	HRCWL_CORE_TO_CSB_1_5X1)
4419580e66SDave Liu 
4519580e66SDave Liu #ifdef CONFIG_PCISLAVE
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
4719580e66SDave Liu 	HRCWH_PCI_AGENT |\
4819580e66SDave Liu 	HRCWH_PCI1_ARBITER_DISABLE |\
4919580e66SDave Liu 	HRCWH_CORE_ENABLE |\
5019580e66SDave Liu 	HRCWH_FROM_0XFFF00100 |\
5119580e66SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
5219580e66SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
5319580e66SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
5419580e66SDave Liu 	HRCWH_RL_EXT_LEGACY |\
5519580e66SDave Liu 	HRCWH_TSEC1M_IN_RGMII |\
5619580e66SDave Liu 	HRCWH_TSEC2M_IN_RGMII |\
5719580e66SDave Liu 	HRCWH_BIG_ENDIAN |\
5819580e66SDave Liu 	HRCWH_LDP_CLEAR)
5919580e66SDave Liu #else
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
6119580e66SDave Liu 	HRCWH_PCI_HOST |\
6219580e66SDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
6319580e66SDave Liu 	HRCWH_CORE_ENABLE |\
6419580e66SDave Liu 	HRCWH_FROM_0X00000100 |\
6519580e66SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
6619580e66SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
6719580e66SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
6819580e66SDave Liu 	HRCWH_RL_EXT_LEGACY |\
6919580e66SDave Liu 	HRCWH_TSEC1M_IN_RGMII |\
7019580e66SDave Liu 	HRCWH_TSEC2M_IN_RGMII |\
7119580e66SDave Liu 	HRCWH_BIG_ENDIAN |\
7219580e66SDave Liu 	HRCWH_LDP_CLEAR)
7319580e66SDave Liu #endif
7419580e66SDave Liu 
75bd4458cbSDave Liu /* Arbiter Configuration Register */
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth is 4 */
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count is 4 */
78bd4458cbSDave Liu 
79bd4458cbSDave Liu /* System Priority Control Register */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP	3 /* eTSEC1/2 emergency has highest priority */
81bd4458cbSDave Liu 
8219580e66SDave Liu /*
83bd4458cbSDave Liu  * IP blocks clock configuration
8419580e66SDave Liu  */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM	1	/* CSB:eTSEC1 = 1:1 */
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM	1	/* CSB:eTSEC2 = 1:1 */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM	SCCR_SATACM_2	/* CSB:SATA[0:3] = 2:1 */
8819580e66SDave Liu 
8919580e66SDave Liu /*
9019580e66SDave Liu  * System IO Config
9119580e66SDave Liu  */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH		0x00000000
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
9419580e66SDave Liu 
9519580e66SDave Liu /*
9619580e66SDave Liu  * Output Buffer Impedance
9719580e66SDave Liu  */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR		0x31100000
9919580e66SDave Liu 
10019580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
10119580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_R
102c78c6783SAnton Vorontsov #define CONFIG_HWCONFIG
10319580e66SDave Liu 
10419580e66SDave Liu /*
10519580e66SDave Liu  * IMMR new address
10619580e66SDave Liu  */
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
10819580e66SDave Liu 
10919580e66SDave Liu /*
11019580e66SDave Liu  * DDR Setup
11119580e66SDave Liu  */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0
1172fef4020SJoe Hershberger #define CONFIG_SYS_DDRCDR_VALUE		(DDRCDR_DHC_EN \
1182fef4020SJoe Hershberger 					| DDRCDR_ODT \
1192fef4020SJoe Hershberger 					| DDRCDR_Q_DRN)
1202fef4020SJoe Hershberger 					/* 0x80080001 */ /* ODT 150ohm on SoC */
12119580e66SDave Liu 
12219580e66SDave Liu #undef CONFIG_DDR_ECC		/* support DDR ECC function */
12319580e66SDave Liu #undef CONFIG_DDR_ECC_CMD	/* Use DDR ECC user commands */
12419580e66SDave Liu 
12519580e66SDave Liu #define CONFIG_SPD_EEPROM	/* Use SPD EEPROM for DDR setup */
12619580e66SDave Liu #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
12719580e66SDave Liu 
12819580e66SDave Liu #if defined(CONFIG_SPD_EEPROM)
12919580e66SDave Liu #define SPD_EEPROM_ADDRESS	0x51 /* I2C address of DDR SODIMM SPD */
13019580e66SDave Liu #else
13119580e66SDave Liu /*
13219580e66SDave Liu  * Manually set up DDR parameters
1337e74d63dSDave Liu  * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
13419580e66SDave Liu  * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
13519580e66SDave Liu  */
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		512 /* MB */
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000001f
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1392fef4020SJoe Hershberger 			| CSCONFIG_ODT_RD_NEVER  /* ODT_RD to none */ \
1402fef4020SJoe Hershberger 			| CSCONFIG_ODT_WR_ONLY_CURRENT  /* ODT_WR to CSn */ \
1418d85808fSJoe Hershberger 			| CSCONFIG_ROW_BIT_14 \
1428d85808fSJoe Hershberger 			| CSCONFIG_COL_BIT_10)
14319580e66SDave Liu 			/* 0x80010202 */
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
14619580e66SDave Liu 				| (0 << TIMING_CFG0_WRT_SHIFT) \
14719580e66SDave Liu 				| (0 << TIMING_CFG0_RRT_SHIFT) \
14819580e66SDave Liu 				| (0 << TIMING_CFG0_WWT_SHIFT) \
14919580e66SDave Liu 				| (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
15019580e66SDave Liu 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
15119580e66SDave Liu 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
15219580e66SDave Liu 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
15319580e66SDave Liu 				/* 0x00620802 */
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
15519580e66SDave Liu 				| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
15619580e66SDave Liu 				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
15719580e66SDave Liu 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
15819580e66SDave Liu 				| (13 << TIMING_CFG1_REFREC_SHIFT) \
15919580e66SDave Liu 				| (3 << TIMING_CFG1_WRREC_SHIFT) \
16019580e66SDave Liu 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
16119580e66SDave Liu 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
16219580e66SDave Liu 				/* 0x3935d322 */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
16419580e66SDave Liu 				| (6 << TIMING_CFG2_CPO_SHIFT) \
16519580e66SDave Liu 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
16619580e66SDave Liu 				| (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
16719580e66SDave Liu 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
16819580e66SDave Liu 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
16919580e66SDave Liu 				| (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
1707e74d63dSDave Liu 				/* 0x131088c8 */
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
17219580e66SDave Liu 				| (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
17319580e66SDave Liu 				/* 0x03E00100 */
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	0x43000000
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00001000 /* 1 posted refresh */
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE	((0x0448 << SDRAM_MODE_ESD_SHIFT) \
17719580e66SDave Liu 				| (0x1432 << SDRAM_MODE_SD_SHIFT))
1787e74d63dSDave Liu 				/* ODT 150ohm CL=3, AL=1 on SDRAM */
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2	0x00000000
18019580e66SDave Liu #endif
18119580e66SDave Liu 
18219580e66SDave Liu /*
18319580e66SDave Liu  * Memory test
18419580e66SDave Liu  */
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00140000
18819580e66SDave Liu 
18919580e66SDave Liu /*
19019580e66SDave Liu  * The reserved memory
19119580e66SDave Liu  */
19214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
19319580e66SDave Liu 
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
19619580e66SDave Liu #else
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT
19819580e66SDave Liu #endif
19919580e66SDave Liu 
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
201b3379f3fSAnton Vorontsov #define CONFIG_SYS_MONITOR_LEN	(384 * 1024) /* Reserve 384 kB for Mon */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
20319580e66SDave Liu 
20419580e66SDave Liu /*
20519580e66SDave Liu  * Initial RAM Base Address Setup
20619580e66SDave Liu  */
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
209553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
2108d85808fSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
2118d85808fSJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
21219580e66SDave Liu 
21319580e66SDave Liu /*
21419580e66SDave Liu  * Local Bus Configuration & Clock Setup
21519580e66SDave Liu  */
216c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
217c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_8
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
2190914f483SBecky Bruce #define CONFIG_FSL_ELBC		1
22019580e66SDave Liu 
22119580e66SDave Liu /*
22219580e66SDave Liu  * FLASH on the Local Bus
22319580e66SDave Liu  */
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI	/* use the Common Flash Interface */
22500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE	0xFE000000 /* FLASH base address */
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE	32 /* max FLASH size is 32M */
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
22919580e66SDave Liu 
2308d85808fSJoe Hershberger 					/* Window base at flash base */
2318d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
2327d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_32MB)
23319580e66SDave Liu 
2348d85808fSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
2357d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port */ \
2367d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
237ded08317SDave Liu 				| BR_V)		/* valid */
2387d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
239ded08317SDave Liu 				| OR_UPM_XAM \
240ded08317SDave Liu 				| OR_GPCM_CSNT \
241f9023afbSAnton Vorontsov 				| OR_GPCM_ACS_DIV2 \
242ded08317SDave Liu 				| OR_GPCM_XACS \
243ded08317SDave Liu 				| OR_GPCM_SCY_15 \
2447d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2457d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
246ded08317SDave Liu 				| OR_GPCM_EAD)
247ded08317SDave Liu 				/* 0xFE000FF7 */
24819580e66SDave Liu 
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	256 /* max sectors per device */
25119580e66SDave Liu 
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000 /* Flash Erase Timeout (ms) */
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500 /* Flash Write Timeout (ms) */
25519580e66SDave Liu 
25619580e66SDave Liu /*
25719580e66SDave Liu  * BCSR on the Local Bus
25819580e66SDave Liu  */
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR		0xF8000000
2608d85808fSJoe Hershberger 					/* Access window base at BCSR base */
2618d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR
2627d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
26319580e66SDave Liu 
2647d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_BCSR \
2657d6a0982SJoe Hershberger 				| BR_PS_8 \
2667d6a0982SJoe Hershberger 				| BR_MS_GPCM \
2677d6a0982SJoe Hershberger 				| BR_V)
2687d6a0982SJoe Hershberger 				/* 0xF8000801 */
2697d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM	(OR_AM_32KB \
2707d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
2717d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
2727d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
2737d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
2747d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2757d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2767d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2777d6a0982SJoe Hershberger 				/* 0xFFFFE9F7 */
27819580e66SDave Liu 
27919580e66SDave Liu /*
28019580e66SDave Liu  * NAND Flash on the Local Bus
28119580e66SDave Liu  */
282b3379f3fSAnton Vorontsov #define CONFIG_CMD_NAND		1
283b3379f3fSAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE	1
284b3379f3fSAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE	1
285b3379f3fSAnton Vorontsov #define CONFIG_NAND_FSL_ELBC	1
286b3379f3fSAnton Vorontsov 
2877d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE	0xE0600000
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE \
2897d6a0982SJoe Hershberger 				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
2908d85808fSJoe Hershberger 				| BR_PS_8		/* 8 bit port */ \
29119580e66SDave Liu 				| BR_MS_FCM		/* MSEL = FCM */ \
29219580e66SDave Liu 				| BR_V)			/* valid */
2937d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM	(OR_AM_32KB \
294b3379f3fSAnton Vorontsov 				| OR_FCM_BCTLD \
29519580e66SDave Liu 				| OR_FCM_CST \
29619580e66SDave Liu 				| OR_FCM_CHT \
29719580e66SDave Liu 				| OR_FCM_SCY_1 \
298b3379f3fSAnton Vorontsov 				| OR_FCM_RST \
29919580e66SDave Liu 				| OR_FCM_TRLX \
30019580e66SDave Liu 				| OR_FCM_EHTR)
301b3379f3fSAnton Vorontsov 				/* 0xFFFF919E */
30219580e66SDave Liu 
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_NAND_BASE
3047d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
30519580e66SDave Liu 
30619580e66SDave Liu /*
30719580e66SDave Liu  * Serial Port
30819580e66SDave Liu  */
30919580e66SDave Liu #define CONFIG_CONS_INDEX	1
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
31419580e66SDave Liu 
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
31619580e66SDave Liu 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
31719580e66SDave Liu 
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
32019580e66SDave Liu 
32119580e66SDave Liu /* Use the HUSH parser */
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
32319580e66SDave Liu 
32419580e66SDave Liu /* Pass open firmware flat tree */
32519580e66SDave Liu #define CONFIG_OF_LIBFDT	1
32619580e66SDave Liu #define CONFIG_OF_BOARD_SETUP	1
3275b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
32819580e66SDave Liu 
32919580e66SDave Liu /* I2C */
33000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
33100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
33200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
33300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
33400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
33500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
33619580e66SDave Liu 
33719580e66SDave Liu /*
33819580e66SDave Liu  * Config on-board RTC
33919580e66SDave Liu  */
34019580e66SDave Liu #define CONFIG_RTC_DS1374	/* use ds1374 rtc via i2c */
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
34219580e66SDave Liu 
34319580e66SDave Liu /*
34419580e66SDave Liu  * General PCI
34519580e66SDave Liu  * Addresses are mapped 1-1.
34619580e66SDave Liu  */
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE		0x80000000
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS		CONFIG_SYS_PCI_MEM_BASE
3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE		0x10000000 /* 256M */
3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE		0x00000000
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
35619580e66SDave Liu 
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
36019580e66SDave Liu 
3618b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE		0xA0000000
3628b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE	0xA0000000
3638b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE	0x08000000
3648b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE	0xA8000000
3658b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA8000000
3668b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
3678b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
3688b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS	0xB8000000
3698b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
3708b34557cSAnton Vorontsov 
3718b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE		0xC0000000
3728b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE	0xC0000000
3738b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE	0x08000000
3748b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE	0xC8000000
3758b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS	0xC8000000
3768b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
3778b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
3788b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS	0xD8000000
3798b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000
3808b34557cSAnton Vorontsov 
38119580e66SDave Liu #ifdef CONFIG_PCI
382842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
38300f7bbaeSAnton Vorontsov #ifndef __ASSEMBLY__
38400f7bbaeSAnton Vorontsov extern int board_pci_host_broken(void);
38500f7bbaeSAnton Vorontsov #endif
386be9b56dfSKim Phillips #define CONFIG_PCIE
38719580e66SDave Liu #define CONFIG_PQ_MDS_PIB	1 /* PQ MDS Platform IO Board */
38819580e66SDave Liu 
3893bf1be3cSAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB	1 /* fixup device tree for the DR USB */
390*6c3c5750SNikhil Badola #define CONFIG_CMD_USB
391*6c3c5750SNikhil Badola #define CONFIG_USB_STORAGE
392*6c3c5750SNikhil Badola #define CONFIG_USB_EHCI
393*6c3c5750SNikhil Badola #define CONFIG_USB_EHCI_FSL
394*6c3c5750SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
3953bf1be3cSAnton Vorontsov 
39619580e66SDave Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
39719580e66SDave Liu 
39819580e66SDave Liu #undef CONFIG_EEPRO100
39919580e66SDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
40119580e66SDave Liu #endif /* CONFIG_PCI */
40219580e66SDave Liu 
40319580e66SDave Liu /*
40419580e66SDave Liu  * TSEC
40519580e66SDave Liu  */
40619580e66SDave Liu #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET	0x24000
4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET	0x25000
4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
41119580e66SDave Liu 
41219580e66SDave Liu /*
41319580e66SDave Liu  * TSEC ethernet configuration
41419580e66SDave Liu  */
41519580e66SDave Liu #define CONFIG_MII		1 /* MII PHY management */
41619580e66SDave Liu #define CONFIG_TSEC1		1
41719580e66SDave Liu #define CONFIG_TSEC1_NAME	"eTSEC0"
41819580e66SDave Liu #define CONFIG_TSEC2		1
41919580e66SDave Liu #define CONFIG_TSEC2_NAME	"eTSEC1"
42019580e66SDave Liu #define TSEC1_PHY_ADDR		2
42119580e66SDave Liu #define TSEC2_PHY_ADDR		3
4221da83a63SAnton Vorontsov #define TSEC1_PHY_ADDR_SGMII	8
4231da83a63SAnton Vorontsov #define TSEC2_PHY_ADDR_SGMII	4
42419580e66SDave Liu #define TSEC1_PHYIDX		0
42519580e66SDave Liu #define TSEC2_PHYIDX		0
42619580e66SDave Liu #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
42719580e66SDave Liu #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
42819580e66SDave Liu 
42919580e66SDave Liu /* Options are: TSEC[0-1] */
43019580e66SDave Liu #define CONFIG_ETHPRIME		"eTSEC1"
43119580e66SDave Liu 
4326f8c85e8SDave Liu /* SERDES */
4336f8c85e8SDave Liu #define CONFIG_FSL_SERDES
4346f8c85e8SDave Liu #define CONFIG_FSL_SERDES1	0xe3000
4356f8c85e8SDave Liu #define CONFIG_FSL_SERDES2	0xe3100
4366f8c85e8SDave Liu 
43719580e66SDave Liu /*
4382eeb3e4fSDave Liu  * SATA
4392eeb3e4fSDave Liu  */
4402eeb3e4fSDave Liu #define CONFIG_LIBATA
4412eeb3e4fSDave Liu #define CONFIG_FSL_SATA
4422eeb3e4fSDave Liu 
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
4442eeb3e4fSDave Liu #define CONFIG_SATA1
4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET	0x18000
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
4482eeb3e4fSDave Liu #define CONFIG_SATA2
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET	0x19000
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
4522eeb3e4fSDave Liu 
4532eeb3e4fSDave Liu #ifdef CONFIG_FSL_SATA
4542eeb3e4fSDave Liu #define CONFIG_LBA48
4552eeb3e4fSDave Liu #define CONFIG_CMD_SATA
4562eeb3e4fSDave Liu #define CONFIG_DOS_PARTITION
4572eeb3e4fSDave Liu #define CONFIG_CMD_EXT2
4582eeb3e4fSDave Liu #endif
4592eeb3e4fSDave Liu 
4602eeb3e4fSDave Liu /*
46119580e66SDave Liu  * Environment
46219580e66SDave Liu  */
4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
4645a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
4658d85808fSJoe Hershberger 	#define CONFIG_ENV_ADDR		\
4668d85808fSJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4670e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K(one sector) for env */
4680e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
46919580e66SDave Liu #else
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
47193f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4730e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
47419580e66SDave Liu #endif
47519580e66SDave Liu 
47619580e66SDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
47819580e66SDave Liu 
47919580e66SDave Liu /*
48019580e66SDave Liu  * BOOTP options
48119580e66SDave Liu  */
48219580e66SDave Liu #define CONFIG_BOOTP_BOOTFILESIZE
48319580e66SDave Liu #define CONFIG_BOOTP_BOOTPATH
48419580e66SDave Liu #define CONFIG_BOOTP_GATEWAY
48519580e66SDave Liu #define CONFIG_BOOTP_HOSTNAME
48619580e66SDave Liu 
48719580e66SDave Liu 
48819580e66SDave Liu /*
48919580e66SDave Liu  * Command line configuration.
49019580e66SDave Liu  */
49119580e66SDave Liu #include <config_cmd_default.h>
49219580e66SDave Liu 
49319580e66SDave Liu #define CONFIG_CMD_PING
49419580e66SDave Liu #define CONFIG_CMD_I2C
49519580e66SDave Liu #define CONFIG_CMD_MII
49619580e66SDave Liu #define CONFIG_CMD_DATE
49719580e66SDave Liu 
49819580e66SDave Liu #if defined(CONFIG_PCI)
49919580e66SDave Liu     #define CONFIG_CMD_PCI
50019580e66SDave Liu #endif
50119580e66SDave Liu 
5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
503bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
50419580e66SDave Liu     #undef CONFIG_CMD_LOADS
50519580e66SDave Liu #endif
50619580e66SDave Liu 
50719580e66SDave Liu #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
508a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
50919580e66SDave Liu 
51019580e66SDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
51119580e66SDave Liu 
512e1ac387fSAndy Fleming #define CONFIG_MMC     1
513e1ac387fSAndy Fleming 
514e1ac387fSAndy Fleming #ifdef CONFIG_MMC
515e1ac387fSAndy Fleming #define CONFIG_FSL_ESDHC
516a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX
517e1ac387fSAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC83xx_ESDHC_ADDR
518e1ac387fSAndy Fleming #define CONFIG_CMD_MMC
519e1ac387fSAndy Fleming #define CONFIG_GENERIC_MMC
520e1ac387fSAndy Fleming #define CONFIG_CMD_EXT2
521e1ac387fSAndy Fleming #define CONFIG_CMD_FAT
522e1ac387fSAndy Fleming #define CONFIG_DOS_PARTITION
523e1ac387fSAndy Fleming #endif
524e1ac387fSAndy Fleming 
52519580e66SDave Liu /*
52619580e66SDave Liu  * Miscellaneous configurable options
52719580e66SDave Liu  */
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
53019580e66SDave Liu 
53119580e66SDave Liu #if defined(CONFIG_CMD_KGDB)
5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size */
53319580e66SDave Liu #else
5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256 /* Console I/O Buffer Size */
53519580e66SDave Liu #endif
53619580e66SDave Liu 
5378d85808fSJoe Hershberger 				/* Print Buffer Size */
5388d85808fSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
5396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
5408d85808fSJoe Hershberger 				/* Boot Argument Buffer Size */
5418d85808fSJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
54219580e66SDave Liu 
54319580e66SDave Liu /*
54419580e66SDave Liu  * For booting Linux, the board info and command line data
5459f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
54619580e66SDave Liu  * the maximum mapped by the Linux kernel during initialization.
54719580e66SDave Liu  */
5489f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
54919580e66SDave Liu 
55019580e66SDave Liu /*
55119580e66SDave Liu  * Core HID Setup
55219580e66SDave Liu  */
5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
5541a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
5551a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE)
5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
55719580e66SDave Liu 
55819580e66SDave Liu /*
55919580e66SDave Liu  * MMU Setup
56019580e66SDave Liu  */
56131d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
56219580e66SDave Liu 
56319580e66SDave Liu /* DDR: cache cacheable */
5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER		CONFIG_SYS_SDRAM_BASE
5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER		(CONFIG_SYS_SDRAM_BASE + 0x10000000)
56619580e66SDave Liu 
5678d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_LOWER \
56872cd4087SJoe Hershberger 				| BATL_PP_RW \
5698d85808fSJoe Hershberger 				| BATL_MEMCOHERENCE)
5708d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_LOWER \
5718d85808fSJoe Hershberger 				| BATU_BL_256M \
5728d85808fSJoe Hershberger 				| BATU_VS \
5738d85808fSJoe Hershberger 				| BATU_VP)
5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
57619580e66SDave Liu 
5778d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_SDRAM_UPPER \
57872cd4087SJoe Hershberger 				| BATL_PP_RW \
5798d85808fSJoe Hershberger 				| BATL_MEMCOHERENCE)
5808d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_SDRAM_UPPER \
5818d85808fSJoe Hershberger 				| BATU_BL_256M \
5828d85808fSJoe Hershberger 				| BATU_VS \
5838d85808fSJoe Hershberger 				| BATU_VP)
5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
58619580e66SDave Liu 
58719580e66SDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
5888d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_IMMR \
58972cd4087SJoe Hershberger 				| BATL_PP_RW \
5908d85808fSJoe Hershberger 				| BATL_CACHEINHIBIT \
5918d85808fSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5928d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_IMMR \
5938d85808fSJoe Hershberger 				| BATU_BL_8M \
5948d85808fSJoe Hershberger 				| BATU_VS \
5958d85808fSJoe Hershberger 				| BATU_VP)
5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
59819580e66SDave Liu 
59919580e66SDave Liu /* BCSR: cache-inhibit and guarded */
6008d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_BCSR \
60172cd4087SJoe Hershberger 				| BATL_PP_RW \
6028d85808fSJoe Hershberger 				| BATL_CACHEINHIBIT \
6038d85808fSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
6048d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_BCSR \
6058d85808fSJoe Hershberger 				| BATU_BL_128K \
6068d85808fSJoe Hershberger 				| BATU_VS \
6078d85808fSJoe Hershberger 				| BATU_VP)
6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
6096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
61019580e66SDave Liu 
61119580e66SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
6128d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_FLASH_BASE \
61372cd4087SJoe Hershberger 				| BATL_PP_RW \
6148d85808fSJoe Hershberger 				| BATL_MEMCOHERENCE)
6158d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_FLASH_BASE \
6168d85808fSJoe Hershberger 				| BATU_BL_32M \
6178d85808fSJoe Hershberger 				| BATU_VS \
6188d85808fSJoe Hershberger 				| BATU_VP)
6198d85808fSJoe Hershberger #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_FLASH_BASE \
62072cd4087SJoe Hershberger 				| BATL_PP_RW \
6218d85808fSJoe Hershberger 				| BATL_CACHEINHIBIT \
6228d85808fSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
62419580e66SDave Liu 
62519580e66SDave Liu /* Stack in dcache: cacheable, no memory coherence */
62672cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
6278d85808fSJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
6288d85808fSJoe Hershberger 				| BATU_BL_128K \
6298d85808fSJoe Hershberger 				| BATU_VS \
6308d85808fSJoe Hershberger 				| BATU_VP)
6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
6326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
63319580e66SDave Liu 
63419580e66SDave Liu #ifdef CONFIG_PCI
63519580e66SDave Liu /* PCI MEM space: cacheable */
6368d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI_MEM_PHYS \
63772cd4087SJoe Hershberger 				| BATL_PP_RW \
6388d85808fSJoe Hershberger 				| BATL_MEMCOHERENCE)
6398d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI_MEM_PHYS \
6408d85808fSJoe Hershberger 				| BATU_BL_256M \
6418d85808fSJoe Hershberger 				| BATU_VS \
6428d85808fSJoe Hershberger 				| BATU_VP)
6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
6446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
64519580e66SDave Liu /* PCI MMIO space: cache-inhibit and guarded */
6468d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI_MMIO_PHYS \
64772cd4087SJoe Hershberger 				| BATL_PP_RW \
6488d85808fSJoe Hershberger 				| BATL_CACHEINHIBIT \
6498d85808fSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
6508d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI_MMIO_PHYS \
6518d85808fSJoe Hershberger 				| BATU_BL_256M \
6528d85808fSJoe Hershberger 				| BATU_VS \
6538d85808fSJoe Hershberger 				| BATU_VP)
6546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
6556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
65619580e66SDave Liu #else
6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
66519580e66SDave Liu #endif
66619580e66SDave Liu 
66719580e66SDave Liu #if defined(CONFIG_CMD_KGDB)
66819580e66SDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
66919580e66SDave Liu #endif
67019580e66SDave Liu 
67119580e66SDave Liu /*
67219580e66SDave Liu  * Environment Configuration
67319580e66SDave Liu  */
67419580e66SDave Liu 
67519580e66SDave Liu #define CONFIG_ENV_OVERWRITE
67619580e66SDave Liu 
67719580e66SDave Liu #if defined(CONFIG_TSEC_ENET)
67819580e66SDave Liu #define CONFIG_HAS_ETH0
67919580e66SDave Liu #define CONFIG_HAS_ETH1
68019580e66SDave Liu #endif
68119580e66SDave Liu 
68219580e66SDave Liu #define CONFIG_BAUDRATE 115200
68319580e66SDave Liu 
68479f516bcSKim Phillips #define CONFIG_LOADADDR 800000	/* default location for tftp and bootm */
68519580e66SDave Liu 
68619580e66SDave Liu #define CONFIG_BOOTDELAY 6	/* -1 disables auto-boot */
68719580e66SDave Liu #undef CONFIG_BOOTARGS		/* the boot command will set bootargs */
68819580e66SDave Liu 
68919580e66SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
69019580e66SDave Liu 	"netdev=eth0\0"							\
69119580e66SDave Liu 	"consoledev=ttyS0\0"						\
69219580e66SDave Liu 	"ramdiskaddr=1000000\0"						\
69319580e66SDave Liu 	"ramdiskfile=ramfs.83xx\0"					\
69479f516bcSKim Phillips 	"fdtaddr=780000\0"						\
695270fe261SKim Phillips 	"fdtfile=mpc8379_mds.dtb\0"					\
69619580e66SDave Liu 	""
69719580e66SDave Liu 
69819580e66SDave Liu #define CONFIG_NFSBOOTCOMMAND						\
69919580e66SDave Liu 	"setenv bootargs root=/dev/nfs rw "				\
70019580e66SDave Liu 		"nfsroot=$serverip:$rootpath "				\
7018d85808fSJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
7028d85808fSJoe Hershberger 							"$netdev:off "	\
70319580e66SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
70419580e66SDave Liu 	"tftp $loadaddr $bootfile;"					\
70519580e66SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
70619580e66SDave Liu 	"bootm $loadaddr - $fdtaddr"
70719580e66SDave Liu 
70819580e66SDave Liu #define CONFIG_RAMBOOTCOMMAND						\
70919580e66SDave Liu 	"setenv bootargs root=/dev/ram rw "				\
71019580e66SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
71119580e66SDave Liu 	"tftp $ramdiskaddr $ramdiskfile;"				\
71219580e66SDave Liu 	"tftp $loadaddr $bootfile;"					\
71319580e66SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
71419580e66SDave Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
71519580e66SDave Liu 
71619580e66SDave Liu 
71719580e66SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
71819580e66SDave Liu 
71919580e66SDave Liu #endif	/* __CONFIG_H */
720