119580e66SDave Liu /* 219580e66SDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 319580e66SDave Liu * Dave Liu <daveliu@freescale.com> 419580e66SDave Liu * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 619580e66SDave Liu */ 719580e66SDave Liu 819580e66SDave Liu #ifndef __CONFIG_H 919580e66SDave Liu #define __CONFIG_H 1019580e66SDave Liu 11fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO 12fdfaa29eSKim Phillips 1319580e66SDave Liu /* 1419580e66SDave Liu * High Level Configuration Options 1519580e66SDave Liu */ 1619580e66SDave Liu #define CONFIG_E300 1 /* E300 family */ 172c7920afSPeter Tyser #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 1819580e66SDave Liu #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */ 1919580e66SDave Liu 202ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 212ae18241SWolfgang Denk 2219580e66SDave Liu /* 2319580e66SDave Liu * System Clock Setup 2419580e66SDave Liu */ 2519580e66SDave Liu #ifdef CONFIG_PCISLAVE 2619580e66SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 2719580e66SDave Liu #else 2819580e66SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 2919580e66SDave Liu #endif 3019580e66SDave Liu 3119580e66SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 3219580e66SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 3319580e66SDave Liu #endif 3419580e66SDave Liu 3519580e66SDave Liu /* 3619580e66SDave Liu * Hardware Reset Configuration Word 3719580e66SDave Liu * if CLKIN is 66MHz, then 3819580e66SDave Liu * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz 3919580e66SDave Liu */ 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 4119580e66SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 4219580e66SDave Liu HRCWL_DDR_TO_SCB_CLK_1X1 |\ 4319580e66SDave Liu HRCWL_SVCOD_DIV_2 |\ 4419580e66SDave Liu HRCWL_CSB_TO_CLKIN_6X1 |\ 4519580e66SDave Liu HRCWL_CORE_TO_CSB_1_5X1) 4619580e66SDave Liu 4719580e66SDave Liu #ifdef CONFIG_PCISLAVE 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 4919580e66SDave Liu HRCWH_PCI_AGENT |\ 5019580e66SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 5119580e66SDave Liu HRCWH_CORE_ENABLE |\ 5219580e66SDave Liu HRCWH_FROM_0XFFF00100 |\ 5319580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 5419580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 5519580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 5619580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 5719580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 5819580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 5919580e66SDave Liu HRCWH_BIG_ENDIAN |\ 6019580e66SDave Liu HRCWH_LDP_CLEAR) 6119580e66SDave Liu #else 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 6319580e66SDave Liu HRCWH_PCI_HOST |\ 6419580e66SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 6519580e66SDave Liu HRCWH_CORE_ENABLE |\ 6619580e66SDave Liu HRCWH_FROM_0X00000100 |\ 6719580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6819580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 6919580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 7019580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 7119580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 7219580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 7319580e66SDave Liu HRCWH_BIG_ENDIAN |\ 7419580e66SDave Liu HRCWH_LDP_CLEAR) 7519580e66SDave Liu #endif 7619580e66SDave Liu 77bd4458cbSDave Liu /* Arbiter Configuration Register */ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 80bd4458cbSDave Liu 81bd4458cbSDave Liu /* System Priority Control Register */ 826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */ 83bd4458cbSDave Liu 8419580e66SDave Liu /* 85bd4458cbSDave Liu * IP blocks clock configuration 8619580e66SDave Liu */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */ 9019580e66SDave Liu 9119580e66SDave Liu /* 9219580e66SDave Liu * System IO Config 9319580e66SDave Liu */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 9619580e66SDave Liu 9719580e66SDave Liu /* 9819580e66SDave Liu * Output Buffer Impedance 9919580e66SDave Liu */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR 0x31100000 10119580e66SDave Liu 10219580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 10319580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_R 104c78c6783SAnton Vorontsov #define CONFIG_HWCONFIG 10519580e66SDave Liu 10619580e66SDave Liu /* 10719580e66SDave Liu * IMMR new address 10819580e66SDave Liu */ 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 11019580e66SDave Liu 11119580e66SDave Liu /* 11219580e66SDave Liu * DDR Setup 11319580e66SDave Liu */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 1192fef4020SJoe Hershberger #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \ 1202fef4020SJoe Hershberger | DDRCDR_ODT \ 1212fef4020SJoe Hershberger | DDRCDR_Q_DRN) 1222fef4020SJoe Hershberger /* 0x80080001 */ /* ODT 150ohm on SoC */ 12319580e66SDave Liu 12419580e66SDave Liu #undef CONFIG_DDR_ECC /* support DDR ECC function */ 12519580e66SDave Liu #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 12619580e66SDave Liu 12719580e66SDave Liu #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 12819580e66SDave Liu #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 12919580e66SDave Liu 13019580e66SDave Liu #if defined(CONFIG_SPD_EEPROM) 13119580e66SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */ 13219580e66SDave Liu #else 13319580e66SDave Liu /* 13419580e66SDave Liu * Manually set up DDR parameters 1357e74d63dSDave Liu * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM 13619580e66SDave Liu * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5 13719580e66SDave Liu */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 512 /* MB */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1412fef4020SJoe Hershberger | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \ 1422fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \ 1438d85808fSJoe Hershberger | CSCONFIG_ROW_BIT_14 \ 1448d85808fSJoe Hershberger | CSCONFIG_COL_BIT_10) 14519580e66SDave Liu /* 0x80010202 */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 14819580e66SDave Liu | (0 << TIMING_CFG0_WRT_SHIFT) \ 14919580e66SDave Liu | (0 << TIMING_CFG0_RRT_SHIFT) \ 15019580e66SDave Liu | (0 << TIMING_CFG0_WWT_SHIFT) \ 15119580e66SDave Liu | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 15219580e66SDave Liu | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 15319580e66SDave Liu | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 15419580e66SDave Liu | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 15519580e66SDave Liu /* 0x00620802 */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 15719580e66SDave Liu | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 15819580e66SDave Liu | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 15919580e66SDave Liu | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 16019580e66SDave Liu | (13 << TIMING_CFG1_REFREC_SHIFT) \ 16119580e66SDave Liu | (3 << TIMING_CFG1_WRREC_SHIFT) \ 16219580e66SDave Liu | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 16319580e66SDave Liu | (2 << TIMING_CFG1_WRTORD_SHIFT)) 16419580e66SDave Liu /* 0x3935d322 */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 16619580e66SDave Liu | (6 << TIMING_CFG2_CPO_SHIFT) \ 16719580e66SDave Liu | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 16819580e66SDave Liu | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 16919580e66SDave Liu | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 17019580e66SDave Liu | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 17119580e66SDave Liu | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1727e74d63dSDave Liu /* 0x131088c8 */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \ 17419580e66SDave Liu | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 17519580e66SDave Liu /* 0x03E00100 */ 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 17919580e66SDave Liu | (0x1432 << SDRAM_MODE_SD_SHIFT)) 1807e74d63dSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 18219580e66SDave Liu #endif 18319580e66SDave Liu 18419580e66SDave Liu /* 18519580e66SDave Liu * Memory test 18619580e66SDave Liu */ 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 19019580e66SDave Liu 19119580e66SDave Liu /* 19219580e66SDave Liu * The reserved memory 19319580e66SDave Liu */ 19414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 19519580e66SDave Liu 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 19819580e66SDave Liu #else 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 20019580e66SDave Liu #endif 20119580e66SDave Liu 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 203*16c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 20519580e66SDave Liu 20619580e66SDave Liu /* 20719580e66SDave Liu * Initial RAM Base Address Setup 20819580e66SDave Liu */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 211553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 2128d85808fSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 2138d85808fSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 21419580e66SDave Liu 21519580e66SDave Liu /* 21619580e66SDave Liu * Local Bus Configuration & Clock Setup 21719580e66SDave Liu */ 218c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 219c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 2210914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 22219580e66SDave Liu 22319580e66SDave Liu /* 22419580e66SDave Liu * FLASH on the Local Bus 22519580e66SDave Liu */ 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 22700b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 23119580e66SDave Liu 2328d85808fSJoe Hershberger /* Window base at flash base */ 2338d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2347d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 23519580e66SDave Liu 2368d85808fSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 2377d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2387d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 239ded08317SDave Liu | BR_V) /* valid */ 2407d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 241ded08317SDave Liu | OR_UPM_XAM \ 242ded08317SDave Liu | OR_GPCM_CSNT \ 243f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 244ded08317SDave Liu | OR_GPCM_XACS \ 245ded08317SDave Liu | OR_GPCM_SCY_15 \ 2467d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2477d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 248ded08317SDave Liu | OR_GPCM_EAD) 249ded08317SDave Liu /* 0xFE000FF7 */ 25019580e66SDave Liu 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 25319580e66SDave Liu 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 25719580e66SDave Liu 25819580e66SDave Liu /* 25919580e66SDave Liu * BCSR on the Local Bus 26019580e66SDave Liu */ 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 2628d85808fSJoe Hershberger /* Access window base at BCSR base */ 2638d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 2647d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 26519580e66SDave Liu 2667d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 2677d6a0982SJoe Hershberger | BR_PS_8 \ 2687d6a0982SJoe Hershberger | BR_MS_GPCM \ 2697d6a0982SJoe Hershberger | BR_V) 2707d6a0982SJoe Hershberger /* 0xF8000801 */ 2717d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2727d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2737d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2747d6a0982SJoe Hershberger | OR_GPCM_XACS \ 2757d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2767d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2777d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2787d6a0982SJoe Hershberger | OR_GPCM_EAD) 2797d6a0982SJoe Hershberger /* 0xFFFFE9F7 */ 28019580e66SDave Liu 28119580e66SDave Liu /* 28219580e66SDave Liu * NAND Flash on the Local Bus 28319580e66SDave Liu */ 284b3379f3fSAnton Vorontsov #define CONFIG_CMD_NAND 1 285b3379f3fSAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 286b3379f3fSAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 287b3379f3fSAnton Vorontsov 2887d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE 0xE0600000 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \ 2907d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 2918d85808fSJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 29219580e66SDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 29319580e66SDave Liu | BR_V) /* valid */ 2947d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \ 295b3379f3fSAnton Vorontsov | OR_FCM_BCTLD \ 29619580e66SDave Liu | OR_FCM_CST \ 29719580e66SDave Liu | OR_FCM_CHT \ 29819580e66SDave Liu | OR_FCM_SCY_1 \ 299b3379f3fSAnton Vorontsov | OR_FCM_RST \ 30019580e66SDave Liu | OR_FCM_TRLX \ 30119580e66SDave Liu | OR_FCM_EHTR) 302b3379f3fSAnton Vorontsov /* 0xFFFF919E */ 30319580e66SDave Liu 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE 3057d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 30619580e66SDave Liu 30719580e66SDave Liu /* 30819580e66SDave Liu * Serial Port 30919580e66SDave Liu */ 31019580e66SDave Liu #define CONFIG_CONS_INDEX 1 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 31419580e66SDave Liu 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 31619580e66SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 31719580e66SDave Liu 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 32019580e66SDave Liu 32119580e66SDave Liu /* I2C */ 32200f792e0SHeiko Schocher #define CONFIG_SYS_I2C 32300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 32400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 32500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 32600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 32700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 32819580e66SDave Liu 32919580e66SDave Liu /* 33019580e66SDave Liu * Config on-board RTC 33119580e66SDave Liu */ 33219580e66SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 33419580e66SDave Liu 33519580e66SDave Liu /* 33619580e66SDave Liu * General PCI 33719580e66SDave Liu * Addresses are mapped 1-1. 33819580e66SDave Liu */ 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 34819580e66SDave Liu 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 35219580e66SDave Liu 3538b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3548b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 3558b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 3568b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 3578b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 3588b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3598b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3608b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 3618b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3628b34557cSAnton Vorontsov 3638b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3648b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 3658b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 3668b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 3678b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 3688b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3698b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3708b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 3718b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3728b34557cSAnton Vorontsov 37319580e66SDave Liu #ifdef CONFIG_PCI 374842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 37500f7bbaeSAnton Vorontsov #ifndef __ASSEMBLY__ 37600f7bbaeSAnton Vorontsov extern int board_pci_host_broken(void); 37700f7bbaeSAnton Vorontsov #endif 378be9b56dfSKim Phillips #define CONFIG_PCIE 37919580e66SDave Liu #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */ 38019580e66SDave Liu 3813bf1be3cSAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */ 3826c3c5750SNikhil Badola #define CONFIG_USB_STORAGE 3836c3c5750SNikhil Badola #define CONFIG_USB_EHCI 3846c3c5750SNikhil Badola #define CONFIG_USB_EHCI_FSL 3856c3c5750SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 3863bf1be3cSAnton Vorontsov 38719580e66SDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 38819580e66SDave Liu 38919580e66SDave Liu #undef CONFIG_EEPRO100 39019580e66SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 39219580e66SDave Liu #endif /* CONFIG_PCI */ 39319580e66SDave Liu 39419580e66SDave Liu /* 39519580e66SDave Liu * TSEC 39619580e66SDave Liu */ 39719580e66SDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 40219580e66SDave Liu 40319580e66SDave Liu /* 40419580e66SDave Liu * TSEC ethernet configuration 40519580e66SDave Liu */ 40619580e66SDave Liu #define CONFIG_MII 1 /* MII PHY management */ 40719580e66SDave Liu #define CONFIG_TSEC1 1 40819580e66SDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 40919580e66SDave Liu #define CONFIG_TSEC2 1 41019580e66SDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 41119580e66SDave Liu #define TSEC1_PHY_ADDR 2 41219580e66SDave Liu #define TSEC2_PHY_ADDR 3 4131da83a63SAnton Vorontsov #define TSEC1_PHY_ADDR_SGMII 8 4141da83a63SAnton Vorontsov #define TSEC2_PHY_ADDR_SGMII 4 41519580e66SDave Liu #define TSEC1_PHYIDX 0 41619580e66SDave Liu #define TSEC2_PHYIDX 0 41719580e66SDave Liu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 41819580e66SDave Liu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 41919580e66SDave Liu 42019580e66SDave Liu /* Options are: TSEC[0-1] */ 42119580e66SDave Liu #define CONFIG_ETHPRIME "eTSEC1" 42219580e66SDave Liu 4236f8c85e8SDave Liu /* SERDES */ 4246f8c85e8SDave Liu #define CONFIG_FSL_SERDES 4256f8c85e8SDave Liu #define CONFIG_FSL_SERDES1 0xe3000 4266f8c85e8SDave Liu #define CONFIG_FSL_SERDES2 0xe3100 4276f8c85e8SDave Liu 42819580e66SDave Liu /* 4292eeb3e4fSDave Liu * SATA 4302eeb3e4fSDave Liu */ 4312eeb3e4fSDave Liu #define CONFIG_LIBATA 4322eeb3e4fSDave Liu #define CONFIG_FSL_SATA 4332eeb3e4fSDave Liu 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 4352eeb3e4fSDave Liu #define CONFIG_SATA1 4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 4392eeb3e4fSDave Liu #define CONFIG_SATA2 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 4432eeb3e4fSDave Liu 4442eeb3e4fSDave Liu #ifdef CONFIG_FSL_SATA 4452eeb3e4fSDave Liu #define CONFIG_LBA48 4462eeb3e4fSDave Liu #define CONFIG_CMD_SATA 4472eeb3e4fSDave Liu #define CONFIG_DOS_PARTITION 4482eeb3e4fSDave Liu #endif 4492eeb3e4fSDave Liu 4502eeb3e4fSDave Liu /* 45119580e66SDave Liu * Environment 45219580e66SDave Liu */ 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4545a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4558d85808fSJoe Hershberger #define CONFIG_ENV_ADDR \ 4568d85808fSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4570e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4580e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 45919580e66SDave Liu #else 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 46193f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4630e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 46419580e66SDave Liu #endif 46519580e66SDave Liu 46619580e66SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 46819580e66SDave Liu 46919580e66SDave Liu /* 47019580e66SDave Liu * BOOTP options 47119580e66SDave Liu */ 47219580e66SDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 47319580e66SDave Liu #define CONFIG_BOOTP_BOOTPATH 47419580e66SDave Liu #define CONFIG_BOOTP_GATEWAY 47519580e66SDave Liu #define CONFIG_BOOTP_HOSTNAME 47619580e66SDave Liu 47719580e66SDave Liu /* 47819580e66SDave Liu * Command line configuration. 47919580e66SDave Liu */ 48019580e66SDave Liu #define CONFIG_CMD_DATE 48119580e66SDave Liu 48219580e66SDave Liu #if defined(CONFIG_PCI) 48319580e66SDave Liu #define CONFIG_CMD_PCI 48419580e66SDave Liu #endif 48519580e66SDave Liu 48619580e66SDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 487a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 48819580e66SDave Liu 48919580e66SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 49019580e66SDave Liu 491e1ac387fSAndy Fleming #define CONFIG_MMC 1 492e1ac387fSAndy Fleming 493e1ac387fSAndy Fleming #ifdef CONFIG_MMC 494e1ac387fSAndy Fleming #define CONFIG_FSL_ESDHC 495a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 496e1ac387fSAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 497e1ac387fSAndy Fleming #define CONFIG_GENERIC_MMC 498e1ac387fSAndy Fleming #define CONFIG_DOS_PARTITION 499e1ac387fSAndy Fleming #endif 500e1ac387fSAndy Fleming 50119580e66SDave Liu /* 50219580e66SDave Liu * Miscellaneous configurable options 50319580e66SDave Liu */ 5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 50619580e66SDave Liu 50719580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 50919580e66SDave Liu #else 5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 51119580e66SDave Liu #endif 51219580e66SDave Liu 5138d85808fSJoe Hershberger /* Print Buffer Size */ 5148d85808fSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5168d85808fSJoe Hershberger /* Boot Argument Buffer Size */ 5178d85808fSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 51819580e66SDave Liu 51919580e66SDave Liu /* 52019580e66SDave Liu * For booting Linux, the board info and command line data 5219f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 52219580e66SDave Liu * the maximum mapped by the Linux kernel during initialization. 52319580e66SDave Liu */ 5249f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 52519580e66SDave Liu 52619580e66SDave Liu /* 52719580e66SDave Liu * Core HID Setup 52819580e66SDave Liu */ 5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5301a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5311a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 53319580e66SDave Liu 53419580e66SDave Liu /* 53519580e66SDave Liu * MMU Setup 53619580e66SDave Liu */ 53731d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 53819580e66SDave Liu 53919580e66SDave Liu /* DDR: cache cacheable */ 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 54219580e66SDave Liu 5438d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ 54472cd4087SJoe Hershberger | BATL_PP_RW \ 5458d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5468d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ 5478d85808fSJoe Hershberger | BATU_BL_256M \ 5488d85808fSJoe Hershberger | BATU_VS \ 5498d85808fSJoe Hershberger | BATU_VP) 5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 55219580e66SDave Liu 5538d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ 55472cd4087SJoe Hershberger | BATL_PP_RW \ 5558d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5568d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ 5578d85808fSJoe Hershberger | BATU_BL_256M \ 5588d85808fSJoe Hershberger | BATU_VS \ 5598d85808fSJoe Hershberger | BATU_VP) 5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 56219580e66SDave Liu 56319580e66SDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5648d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ 56572cd4087SJoe Hershberger | BATL_PP_RW \ 5668d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 5678d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 5688d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ 5698d85808fSJoe Hershberger | BATU_BL_8M \ 5708d85808fSJoe Hershberger | BATU_VS \ 5718d85808fSJoe Hershberger | BATU_VP) 5726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 57419580e66SDave Liu 57519580e66SDave Liu /* BCSR: cache-inhibit and guarded */ 5768d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \ 57772cd4087SJoe Hershberger | BATL_PP_RW \ 5788d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 5798d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 5808d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \ 5818d85808fSJoe Hershberger | BATU_BL_128K \ 5828d85808fSJoe Hershberger | BATU_VS \ 5838d85808fSJoe Hershberger | BATU_VP) 5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 58619580e66SDave Liu 58719580e66SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 5888d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ 58972cd4087SJoe Hershberger | BATL_PP_RW \ 5908d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5918d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ 5928d85808fSJoe Hershberger | BATU_BL_32M \ 5938d85808fSJoe Hershberger | BATU_VS \ 5948d85808fSJoe Hershberger | BATU_VP) 5958d85808fSJoe Hershberger #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ 59672cd4087SJoe Hershberger | BATL_PP_RW \ 5978d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 5988d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 60019580e66SDave Liu 60119580e66SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 60272cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 6038d85808fSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 6048d85808fSJoe Hershberger | BATU_BL_128K \ 6058d85808fSJoe Hershberger | BATU_VS \ 6068d85808fSJoe Hershberger | BATU_VP) 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 60919580e66SDave Liu 61019580e66SDave Liu #ifdef CONFIG_PCI 61119580e66SDave Liu /* PCI MEM space: cacheable */ 6128d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ 61372cd4087SJoe Hershberger | BATL_PP_RW \ 6148d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 6158d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ 6168d85808fSJoe Hershberger | BATU_BL_256M \ 6178d85808fSJoe Hershberger | BATU_VS \ 6188d85808fSJoe Hershberger | BATU_VP) 6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 62119580e66SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 6228d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ 62372cd4087SJoe Hershberger | BATL_PP_RW \ 6248d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 6258d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 6268d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ 6278d85808fSJoe Hershberger | BATU_BL_256M \ 6288d85808fSJoe Hershberger | BATU_VS \ 6298d85808fSJoe Hershberger | BATU_VP) 6306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 63219580e66SDave Liu #else 6336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 64119580e66SDave Liu #endif 64219580e66SDave Liu 64319580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 64419580e66SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 64519580e66SDave Liu #endif 64619580e66SDave Liu 64719580e66SDave Liu /* 64819580e66SDave Liu * Environment Configuration 64919580e66SDave Liu */ 65019580e66SDave Liu 65119580e66SDave Liu #define CONFIG_ENV_OVERWRITE 65219580e66SDave Liu 65319580e66SDave Liu #if defined(CONFIG_TSEC_ENET) 65419580e66SDave Liu #define CONFIG_HAS_ETH0 65519580e66SDave Liu #define CONFIG_HAS_ETH1 65619580e66SDave Liu #endif 65719580e66SDave Liu 65819580e66SDave Liu #define CONFIG_BAUDRATE 115200 65919580e66SDave Liu 66079f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 66119580e66SDave Liu 66219580e66SDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 66319580e66SDave Liu 66419580e66SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 66519580e66SDave Liu "netdev=eth0\0" \ 66619580e66SDave Liu "consoledev=ttyS0\0" \ 66719580e66SDave Liu "ramdiskaddr=1000000\0" \ 66819580e66SDave Liu "ramdiskfile=ramfs.83xx\0" \ 66979f516bcSKim Phillips "fdtaddr=780000\0" \ 670270fe261SKim Phillips "fdtfile=mpc8379_mds.dtb\0" \ 67119580e66SDave Liu "" 67219580e66SDave Liu 67319580e66SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 67419580e66SDave Liu "setenv bootargs root=/dev/nfs rw " \ 67519580e66SDave Liu "nfsroot=$serverip:$rootpath " \ 6768d85808fSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 6778d85808fSJoe Hershberger "$netdev:off " \ 67819580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 67919580e66SDave Liu "tftp $loadaddr $bootfile;" \ 68019580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 68119580e66SDave Liu "bootm $loadaddr - $fdtaddr" 68219580e66SDave Liu 68319580e66SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 68419580e66SDave Liu "setenv bootargs root=/dev/ram rw " \ 68519580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 68619580e66SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 68719580e66SDave Liu "tftp $loadaddr $bootfile;" \ 68819580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 68919580e66SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 69019580e66SDave Liu 69119580e66SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 69219580e66SDave Liu 69319580e66SDave Liu #endif /* __CONFIG_H */ 694