119580e66SDave Liu /* 219580e66SDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 319580e66SDave Liu * Dave Liu <daveliu@freescale.com> 419580e66SDave Liu * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 619580e66SDave Liu */ 719580e66SDave Liu 819580e66SDave Liu #ifndef __CONFIG_H 919580e66SDave Liu #define __CONFIG_H 1019580e66SDave Liu 1119580e66SDave Liu /* 1219580e66SDave Liu * High Level Configuration Options 1319580e66SDave Liu */ 1419580e66SDave Liu #define CONFIG_E300 1 /* E300 family */ 152c7920afSPeter Tyser #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ 1619580e66SDave Liu #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */ 1719580e66SDave Liu 182ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 192ae18241SWolfgang Denk 2019580e66SDave Liu /* 2119580e66SDave Liu * System Clock Setup 2219580e66SDave Liu */ 2319580e66SDave Liu #ifdef CONFIG_PCISLAVE 2419580e66SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 2519580e66SDave Liu #else 2619580e66SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 2719580e66SDave Liu #endif 2819580e66SDave Liu 2919580e66SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 3019580e66SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 3119580e66SDave Liu #endif 3219580e66SDave Liu 3319580e66SDave Liu /* 3419580e66SDave Liu * Hardware Reset Configuration Word 3519580e66SDave Liu * if CLKIN is 66MHz, then 3619580e66SDave Liu * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz 3719580e66SDave Liu */ 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 3919580e66SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 4019580e66SDave Liu HRCWL_DDR_TO_SCB_CLK_1X1 |\ 4119580e66SDave Liu HRCWL_SVCOD_DIV_2 |\ 4219580e66SDave Liu HRCWL_CSB_TO_CLKIN_6X1 |\ 4319580e66SDave Liu HRCWL_CORE_TO_CSB_1_5X1) 4419580e66SDave Liu 4519580e66SDave Liu #ifdef CONFIG_PCISLAVE 466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 4719580e66SDave Liu HRCWH_PCI_AGENT |\ 4819580e66SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 4919580e66SDave Liu HRCWH_CORE_ENABLE |\ 5019580e66SDave Liu HRCWH_FROM_0XFFF00100 |\ 5119580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 5219580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 5319580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 5419580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 5519580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 5619580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 5719580e66SDave Liu HRCWH_BIG_ENDIAN |\ 5819580e66SDave Liu HRCWH_LDP_CLEAR) 5919580e66SDave Liu #else 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 6119580e66SDave Liu HRCWH_PCI_HOST |\ 6219580e66SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 6319580e66SDave Liu HRCWH_CORE_ENABLE |\ 6419580e66SDave Liu HRCWH_FROM_0X00000100 |\ 6519580e66SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6619580e66SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 6719580e66SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 6819580e66SDave Liu HRCWH_RL_EXT_LEGACY |\ 6919580e66SDave Liu HRCWH_TSEC1M_IN_RGMII |\ 7019580e66SDave Liu HRCWH_TSEC2M_IN_RGMII |\ 7119580e66SDave Liu HRCWH_BIG_ENDIAN |\ 7219580e66SDave Liu HRCWH_LDP_CLEAR) 7319580e66SDave Liu #endif 7419580e66SDave Liu 75bd4458cbSDave Liu /* Arbiter Configuration Register */ 766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 78bd4458cbSDave Liu 79bd4458cbSDave Liu /* System Priority Control Register */ 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */ 81bd4458cbSDave Liu 8219580e66SDave Liu /* 83bd4458cbSDave Liu * IP blocks clock configuration 8419580e66SDave Liu */ 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */ 8819580e66SDave Liu 8919580e66SDave Liu /* 9019580e66SDave Liu * System IO Config 9119580e66SDave Liu */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 9419580e66SDave Liu 9519580e66SDave Liu /* 9619580e66SDave Liu * Output Buffer Impedance 9719580e66SDave Liu */ 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR 0x31100000 9919580e66SDave Liu 10019580e66SDave Liu #define CONFIG_BOARD_EARLY_INIT_R 101c78c6783SAnton Vorontsov #define CONFIG_HWCONFIG 10219580e66SDave Liu 10319580e66SDave Liu /* 10419580e66SDave Liu * IMMR new address 10519580e66SDave Liu */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 10719580e66SDave Liu 10819580e66SDave Liu /* 10919580e66SDave Liu * DDR Setup 11019580e66SDave Liu */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 1162fef4020SJoe Hershberger #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \ 1172fef4020SJoe Hershberger | DDRCDR_ODT \ 1182fef4020SJoe Hershberger | DDRCDR_Q_DRN) 1192fef4020SJoe Hershberger /* 0x80080001 */ /* ODT 150ohm on SoC */ 12019580e66SDave Liu 12119580e66SDave Liu #undef CONFIG_DDR_ECC /* support DDR ECC function */ 12219580e66SDave Liu #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 12319580e66SDave Liu 12419580e66SDave Liu #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 12519580e66SDave Liu #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 12619580e66SDave Liu 12719580e66SDave Liu #if defined(CONFIG_SPD_EEPROM) 12819580e66SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */ 12919580e66SDave Liu #else 13019580e66SDave Liu /* 13119580e66SDave Liu * Manually set up DDR parameters 1327e74d63dSDave Liu * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM 13319580e66SDave Liu * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5 13419580e66SDave Liu */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 512 /* MB */ 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1382fef4020SJoe Hershberger | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \ 1392fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \ 1408d85808fSJoe Hershberger | CSCONFIG_ROW_BIT_14 \ 1418d85808fSJoe Hershberger | CSCONFIG_COL_BIT_10) 14219580e66SDave Liu /* 0x80010202 */ 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 14519580e66SDave Liu | (0 << TIMING_CFG0_WRT_SHIFT) \ 14619580e66SDave Liu | (0 << TIMING_CFG0_RRT_SHIFT) \ 14719580e66SDave Liu | (0 << TIMING_CFG0_WWT_SHIFT) \ 14819580e66SDave Liu | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 14919580e66SDave Liu | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 15019580e66SDave Liu | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 15119580e66SDave Liu | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 15219580e66SDave Liu /* 0x00620802 */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 15419580e66SDave Liu | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 15519580e66SDave Liu | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 15619580e66SDave Liu | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 15719580e66SDave Liu | (13 << TIMING_CFG1_REFREC_SHIFT) \ 15819580e66SDave Liu | (3 << TIMING_CFG1_WRREC_SHIFT) \ 15919580e66SDave Liu | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 16019580e66SDave Liu | (2 << TIMING_CFG1_WRTORD_SHIFT)) 16119580e66SDave Liu /* 0x3935d322 */ 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 16319580e66SDave Liu | (6 << TIMING_CFG2_CPO_SHIFT) \ 16419580e66SDave Liu | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 16519580e66SDave Liu | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 16619580e66SDave Liu | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 16719580e66SDave Liu | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 16819580e66SDave Liu | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1697e74d63dSDave Liu /* 0x131088c8 */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \ 17119580e66SDave Liu | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 17219580e66SDave Liu /* 0x03E00100 */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 17619580e66SDave Liu | (0x1432 << SDRAM_MODE_SD_SHIFT)) 1777e74d63dSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 17919580e66SDave Liu #endif 18019580e66SDave Liu 18119580e66SDave Liu /* 18219580e66SDave Liu * Memory test 18319580e66SDave Liu */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 18719580e66SDave Liu 18819580e66SDave Liu /* 18919580e66SDave Liu * The reserved memory 19019580e66SDave Liu */ 19114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 19219580e66SDave Liu 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 19519580e66SDave Liu #else 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 19719580e66SDave Liu #endif 19819580e66SDave Liu 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 20016c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 20219580e66SDave Liu 20319580e66SDave Liu /* 20419580e66SDave Liu * Initial RAM Base Address Setup 20519580e66SDave Liu */ 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 208553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 2098d85808fSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 2108d85808fSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 21119580e66SDave Liu 21219580e66SDave Liu /* 21319580e66SDave Liu * Local Bus Configuration & Clock Setup 21419580e66SDave Liu */ 215c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 216c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 2180914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 21919580e66SDave Liu 22019580e66SDave Liu /* 22119580e66SDave Liu * FLASH on the Local Bus 22219580e66SDave Liu */ 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 22400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 22819580e66SDave Liu 2298d85808fSJoe Hershberger /* Window base at flash base */ 2308d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2317d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 23219580e66SDave Liu 2338d85808fSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 2347d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2357d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 236ded08317SDave Liu | BR_V) /* valid */ 2377d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 238ded08317SDave Liu | OR_UPM_XAM \ 239ded08317SDave Liu | OR_GPCM_CSNT \ 240f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 241ded08317SDave Liu | OR_GPCM_XACS \ 242ded08317SDave Liu | OR_GPCM_SCY_15 \ 2437d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2447d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 245ded08317SDave Liu | OR_GPCM_EAD) 246ded08317SDave Liu /* 0xFE000FF7 */ 24719580e66SDave Liu 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 25019580e66SDave Liu 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 25419580e66SDave Liu 25519580e66SDave Liu /* 25619580e66SDave Liu * BCSR on the Local Bus 25719580e66SDave Liu */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 2598d85808fSJoe Hershberger /* Access window base at BCSR base */ 2608d85808fSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 2617d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 26219580e66SDave Liu 2637d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 2647d6a0982SJoe Hershberger | BR_PS_8 \ 2657d6a0982SJoe Hershberger | BR_MS_GPCM \ 2667d6a0982SJoe Hershberger | BR_V) 2677d6a0982SJoe Hershberger /* 0xF8000801 */ 2687d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2697d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2707d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2717d6a0982SJoe Hershberger | OR_GPCM_XACS \ 2727d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2737d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2747d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2757d6a0982SJoe Hershberger | OR_GPCM_EAD) 2767d6a0982SJoe Hershberger /* 0xFFFFE9F7 */ 27719580e66SDave Liu 27819580e66SDave Liu /* 27919580e66SDave Liu * NAND Flash on the Local Bus 28019580e66SDave Liu */ 281b3379f3fSAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 282b3379f3fSAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 283b3379f3fSAnton Vorontsov 2847d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE 0xE0600000 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \ 2867d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 2878d85808fSJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 28819580e66SDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 28919580e66SDave Liu | BR_V) /* valid */ 2907d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \ 291b3379f3fSAnton Vorontsov | OR_FCM_BCTLD \ 29219580e66SDave Liu | OR_FCM_CST \ 29319580e66SDave Liu | OR_FCM_CHT \ 29419580e66SDave Liu | OR_FCM_SCY_1 \ 295b3379f3fSAnton Vorontsov | OR_FCM_RST \ 29619580e66SDave Liu | OR_FCM_TRLX \ 29719580e66SDave Liu | OR_FCM_EHTR) 298b3379f3fSAnton Vorontsov /* 0xFFFF919E */ 29919580e66SDave Liu 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE 3017d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 30219580e66SDave Liu 30319580e66SDave Liu /* 30419580e66SDave Liu * Serial Port 30519580e66SDave Liu */ 30619580e66SDave Liu #define CONFIG_CONS_INDEX 1 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 31019580e66SDave Liu 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 31219580e66SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 31319580e66SDave Liu 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 31619580e66SDave Liu 31719580e66SDave Liu /* I2C */ 31800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 31900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 32000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 32100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 32200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 32300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 32419580e66SDave Liu 32519580e66SDave Liu /* 32619580e66SDave Liu * Config on-board RTC 32719580e66SDave Liu */ 32819580e66SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 33019580e66SDave Liu 33119580e66SDave Liu /* 33219580e66SDave Liu * General PCI 33319580e66SDave Liu * Addresses are mapped 1-1. 33419580e66SDave Liu */ 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 34419580e66SDave Liu 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 34819580e66SDave Liu 3498b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3508b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 3518b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 3528b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 3538b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 3548b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3558b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3568b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 3578b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3588b34557cSAnton Vorontsov 3598b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3608b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 3618b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 3628b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 3638b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 3648b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3658b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3668b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 3678b34557cSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3688b34557cSAnton Vorontsov 36919580e66SDave Liu #ifdef CONFIG_PCI 370842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 37100f7bbaeSAnton Vorontsov #ifndef __ASSEMBLY__ 37200f7bbaeSAnton Vorontsov extern int board_pci_host_broken(void); 37300f7bbaeSAnton Vorontsov #endif 374be9b56dfSKim Phillips #define CONFIG_PCIE 37519580e66SDave Liu #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */ 37619580e66SDave Liu 3773bf1be3cSAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */ 3786c3c5750SNikhil Badola #define CONFIG_USB_EHCI_FSL 3796c3c5750SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 3803bf1be3cSAnton Vorontsov 38119580e66SDave Liu #undef CONFIG_EEPRO100 38219580e66SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 38419580e66SDave Liu #endif /* CONFIG_PCI */ 38519580e66SDave Liu 38619580e66SDave Liu /* 38719580e66SDave Liu * TSEC 38819580e66SDave Liu */ 38919580e66SDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 39419580e66SDave Liu 39519580e66SDave Liu /* 39619580e66SDave Liu * TSEC ethernet configuration 39719580e66SDave Liu */ 39819580e66SDave Liu #define CONFIG_MII 1 /* MII PHY management */ 39919580e66SDave Liu #define CONFIG_TSEC1 1 40019580e66SDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 40119580e66SDave Liu #define CONFIG_TSEC2 1 40219580e66SDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 40319580e66SDave Liu #define TSEC1_PHY_ADDR 2 40419580e66SDave Liu #define TSEC2_PHY_ADDR 3 4051da83a63SAnton Vorontsov #define TSEC1_PHY_ADDR_SGMII 8 4061da83a63SAnton Vorontsov #define TSEC2_PHY_ADDR_SGMII 4 40719580e66SDave Liu #define TSEC1_PHYIDX 0 40819580e66SDave Liu #define TSEC2_PHYIDX 0 40919580e66SDave Liu #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 41019580e66SDave Liu #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 41119580e66SDave Liu 41219580e66SDave Liu /* Options are: TSEC[0-1] */ 41319580e66SDave Liu #define CONFIG_ETHPRIME "eTSEC1" 41419580e66SDave Liu 4156f8c85e8SDave Liu /* SERDES */ 4166f8c85e8SDave Liu #define CONFIG_FSL_SERDES 4176f8c85e8SDave Liu #define CONFIG_FSL_SERDES1 0xe3000 4186f8c85e8SDave Liu #define CONFIG_FSL_SERDES2 0xe3100 4196f8c85e8SDave Liu 42019580e66SDave Liu /* 4212eeb3e4fSDave Liu * SATA 4222eeb3e4fSDave Liu */ 4232eeb3e4fSDave Liu #define CONFIG_LIBATA 4242eeb3e4fSDave Liu #define CONFIG_FSL_SATA 4252eeb3e4fSDave Liu 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 4272eeb3e4fSDave Liu #define CONFIG_SATA1 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 4312eeb3e4fSDave Liu #define CONFIG_SATA2 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 4352eeb3e4fSDave Liu 4362eeb3e4fSDave Liu #ifdef CONFIG_FSL_SATA 4372eeb3e4fSDave Liu #define CONFIG_LBA48 4382eeb3e4fSDave Liu #endif 4392eeb3e4fSDave Liu 4402eeb3e4fSDave Liu /* 44119580e66SDave Liu * Environment 44219580e66SDave Liu */ 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4448d85808fSJoe Hershberger #define CONFIG_ENV_ADDR \ 4458d85808fSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4460e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4470e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 44819580e66SDave Liu #else 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4500e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 45119580e66SDave Liu #endif 45219580e66SDave Liu 45319580e66SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 45519580e66SDave Liu 45619580e66SDave Liu /* 45719580e66SDave Liu * BOOTP options 45819580e66SDave Liu */ 45919580e66SDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 46019580e66SDave Liu #define CONFIG_BOOTP_BOOTPATH 46119580e66SDave Liu #define CONFIG_BOOTP_GATEWAY 46219580e66SDave Liu #define CONFIG_BOOTP_HOSTNAME 46319580e66SDave Liu 46419580e66SDave Liu /* 46519580e66SDave Liu * Command line configuration. 46619580e66SDave Liu */ 46719580e66SDave Liu 46819580e66SDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 469a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 47019580e66SDave Liu 47119580e66SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 47219580e66SDave Liu 473e1ac387fSAndy Fleming #ifdef CONFIG_MMC 474e1ac387fSAndy Fleming #define CONFIG_FSL_ESDHC 475a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 476e1ac387fSAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 477e1ac387fSAndy Fleming #endif 478e1ac387fSAndy Fleming 47919580e66SDave Liu /* 48019580e66SDave Liu * Miscellaneous configurable options 48119580e66SDave Liu */ 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 48419580e66SDave Liu 48519580e66SDave Liu /* 48619580e66SDave Liu * For booting Linux, the board info and command line data 4879f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 48819580e66SDave Liu * the maximum mapped by the Linux kernel during initialization. 48919580e66SDave Liu */ 4909f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 491*63865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 49219580e66SDave Liu 49319580e66SDave Liu /* 49419580e66SDave Liu * Core HID Setup 49519580e66SDave Liu */ 4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 4971a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 4981a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 50019580e66SDave Liu 50119580e66SDave Liu /* 50219580e66SDave Liu * MMU Setup 50319580e66SDave Liu */ 50431d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 50519580e66SDave Liu 50619580e66SDave Liu /* DDR: cache cacheable */ 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 50919580e66SDave Liu 5108d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ 51172cd4087SJoe Hershberger | BATL_PP_RW \ 5128d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5138d85808fSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ 5148d85808fSJoe Hershberger | BATU_BL_256M \ 5158d85808fSJoe Hershberger | BATU_VS \ 5168d85808fSJoe Hershberger | BATU_VP) 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 51919580e66SDave Liu 5208d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ 52172cd4087SJoe Hershberger | BATL_PP_RW \ 5228d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5238d85808fSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ 5248d85808fSJoe Hershberger | BATU_BL_256M \ 5258d85808fSJoe Hershberger | BATU_VS \ 5268d85808fSJoe Hershberger | BATU_VP) 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 52919580e66SDave Liu 53019580e66SDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5318d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ 53272cd4087SJoe Hershberger | BATL_PP_RW \ 5338d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 5348d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 5358d85808fSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ 5368d85808fSJoe Hershberger | BATU_BL_8M \ 5378d85808fSJoe Hershberger | BATU_VS \ 5388d85808fSJoe Hershberger | BATU_VP) 5396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 54119580e66SDave Liu 54219580e66SDave Liu /* BCSR: cache-inhibit and guarded */ 5438d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \ 54472cd4087SJoe Hershberger | BATL_PP_RW \ 5458d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 5468d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 5478d85808fSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \ 5488d85808fSJoe Hershberger | BATU_BL_128K \ 5498d85808fSJoe Hershberger | BATU_VS \ 5508d85808fSJoe Hershberger | BATU_VP) 5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 55319580e66SDave Liu 55419580e66SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 5558d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ 55672cd4087SJoe Hershberger | BATL_PP_RW \ 5578d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5588d85808fSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ 5598d85808fSJoe Hershberger | BATU_BL_32M \ 5608d85808fSJoe Hershberger | BATU_VS \ 5618d85808fSJoe Hershberger | BATU_VP) 5628d85808fSJoe Hershberger #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ 56372cd4087SJoe Hershberger | BATL_PP_RW \ 5648d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 5658d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 56719580e66SDave Liu 56819580e66SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 56972cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 5708d85808fSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 5718d85808fSJoe Hershberger | BATU_BL_128K \ 5728d85808fSJoe Hershberger | BATU_VS \ 5738d85808fSJoe Hershberger | BATU_VP) 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 57619580e66SDave Liu 57719580e66SDave Liu #ifdef CONFIG_PCI 57819580e66SDave Liu /* PCI MEM space: cacheable */ 5798d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ 58072cd4087SJoe Hershberger | BATL_PP_RW \ 5818d85808fSJoe Hershberger | BATL_MEMCOHERENCE) 5828d85808fSJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ 5838d85808fSJoe Hershberger | BATU_BL_256M \ 5848d85808fSJoe Hershberger | BATU_VS \ 5858d85808fSJoe Hershberger | BATU_VP) 5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 58819580e66SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 5898d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ 59072cd4087SJoe Hershberger | BATL_PP_RW \ 5918d85808fSJoe Hershberger | BATL_CACHEINHIBIT \ 5928d85808fSJoe Hershberger | BATL_GUARDEDSTORAGE) 5938d85808fSJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ 5948d85808fSJoe Hershberger | BATU_BL_256M \ 5958d85808fSJoe Hershberger | BATU_VS \ 5968d85808fSJoe Hershberger | BATU_VP) 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 59919580e66SDave Liu #else 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 60819580e66SDave Liu #endif 60919580e66SDave Liu 61019580e66SDave Liu #if defined(CONFIG_CMD_KGDB) 61119580e66SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 61219580e66SDave Liu #endif 61319580e66SDave Liu 61419580e66SDave Liu /* 61519580e66SDave Liu * Environment Configuration 61619580e66SDave Liu */ 61719580e66SDave Liu 61819580e66SDave Liu #define CONFIG_ENV_OVERWRITE 61919580e66SDave Liu 62019580e66SDave Liu #if defined(CONFIG_TSEC_ENET) 62119580e66SDave Liu #define CONFIG_HAS_ETH0 62219580e66SDave Liu #define CONFIG_HAS_ETH1 62319580e66SDave Liu #endif 62419580e66SDave Liu 62579f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 62619580e66SDave Liu 62719580e66SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 62819580e66SDave Liu "netdev=eth0\0" \ 62919580e66SDave Liu "consoledev=ttyS0\0" \ 63019580e66SDave Liu "ramdiskaddr=1000000\0" \ 63119580e66SDave Liu "ramdiskfile=ramfs.83xx\0" \ 63279f516bcSKim Phillips "fdtaddr=780000\0" \ 633270fe261SKim Phillips "fdtfile=mpc8379_mds.dtb\0" \ 63419580e66SDave Liu "" 63519580e66SDave Liu 63619580e66SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 63719580e66SDave Liu "setenv bootargs root=/dev/nfs rw " \ 63819580e66SDave Liu "nfsroot=$serverip:$rootpath " \ 6398d85808fSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 6408d85808fSJoe Hershberger "$netdev:off " \ 64119580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 64219580e66SDave Liu "tftp $loadaddr $bootfile;" \ 64319580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 64419580e66SDave Liu "bootm $loadaddr - $fdtaddr" 64519580e66SDave Liu 64619580e66SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 64719580e66SDave Liu "setenv bootargs root=/dev/ram rw " \ 64819580e66SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 64919580e66SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 65019580e66SDave Liu "tftp $loadaddr $bootfile;" \ 65119580e66SDave Liu "tftp $fdtaddr $fdtfile;" \ 65219580e66SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 65319580e66SDave Liu 65419580e66SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 65519580e66SDave Liu 65619580e66SDave Liu #endif /* __CONFIG_H */ 657