12ad6b513STimur Tabi /* 22ad6b513STimur Tabi * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved. 32ad6b513STimur Tabi * 42ad6b513STimur Tabi * See file CREDITS for list of people who contributed to this 52ad6b513STimur Tabi * project. 62ad6b513STimur Tabi * 72ad6b513STimur Tabi * This program is free software; you can redistribute it and/or 82ad6b513STimur Tabi * modify it under the terms of the GNU General Public License as 92ad6b513STimur Tabi * published by the Free Software Foundation; either version 2 of 102ad6b513STimur Tabi * the License, or (at your option) any later version. 112ad6b513STimur Tabi * 122ad6b513STimur Tabi * This program is distributed in the hope that it will be useful, 132ad6b513STimur Tabi * but WITHOUT ANY WARRANTY; without even the implied warranty of 142ad6b513STimur Tabi * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152ad6b513STimur Tabi * GNU General Public License for more details. 162ad6b513STimur Tabi * 172ad6b513STimur Tabi * You should have received a copy of the GNU General Public License 182ad6b513STimur Tabi * along with this program; if not, write to the Free Software 192ad6b513STimur Tabi * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 202ad6b513STimur Tabi * MA 02111-1307 USA 212ad6b513STimur Tabi */ 222ad6b513STimur Tabi 232ad6b513STimur Tabi /* 247a78f148STimur Tabi MPC8349E-mITX and MPC8349E-mITX-GP board configuration file 252ad6b513STimur Tabi 262ad6b513STimur Tabi Memory map: 272ad6b513STimur Tabi 282ad6b513STimur Tabi 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB) 292ad6b513STimur Tabi 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB) 302ad6b513STimur Tabi 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB) 312ad6b513STimur Tabi 0xE000_0000-0xEFFF_FFFF IMMR (1 MB) 322ad6b513STimur Tabi 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB) 332ad6b513STimur Tabi 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB) 347a78f148STimur Tabi 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only) 352ad6b513STimur Tabi 0xF001_0000-0xF001_FFFF Local bus expansion slot 367a78f148STimur Tabi 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only) 377a78f148STimur Tabi 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory 387a78f148STimur Tabi 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only) 392ad6b513STimur Tabi 402ad6b513STimur Tabi I2C address list: 412ad6b513STimur Tabi Align. Board 422ad6b513STimur Tabi Bus Addr Part No. Description Length Location 432ad6b513STimur Tabi ---------------------------------------------------------------- 44be5e6181STimur Tabi I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64 452ad6b513STimur Tabi 46be5e6181STimur Tabi I2C1 0x20 PCF8574 I2C Expander 0 U8 47be5e6181STimur Tabi I2C1 0x21 PCF8574 I2C Expander 0 U10 48be5e6181STimur Tabi I2C1 0x38 PCF8574A I2C Expander 0 U8 49be5e6181STimur Tabi I2C1 0x39 PCF8574A I2C Expander 0 U10 50be5e6181STimur Tabi I2C1 0x51 (DDR) DDR EEPROM 1 U1 51be5e6181STimur Tabi I2C1 0x68 DS1339 RTC 1 U68 522ad6b513STimur Tabi 532ad6b513STimur Tabi Note that a given board has *either* a pair of 8574s or a pair of 8574As. 542ad6b513STimur Tabi */ 552ad6b513STimur Tabi 562ad6b513STimur Tabi #ifndef __CONFIG_H 572ad6b513STimur Tabi #define __CONFIG_H 582ad6b513STimur Tabi 597a78f148STimur Tabi #if (TEXT_BASE == 0xFE000000) 60*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOWBOOT 617a78f148STimur Tabi #endif 622ad6b513STimur Tabi 632ad6b513STimur Tabi /* 642ad6b513STimur Tabi * High Level Configuration Options 652ad6b513STimur Tabi */ 662ad6b513STimur Tabi #define CONFIG_MPC834X /* MPC834x family (8343, 8347, 8349) */ 672ad6b513STimur Tabi #define CONFIG_MPC8349 /* MPC8349 specific */ 682ad6b513STimur Tabi 69*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */ 702ad6b513STimur Tabi 7189c7784eSTimur Tabi #define CONFIG_MISC_INIT_F 7289c7784eSTimur Tabi #define CONFIG_MISC_INIT_R 737a78f148STimur Tabi 7489c7784eSTimur Tabi /* 7589c7784eSTimur Tabi * On-board devices 7689c7784eSTimur Tabi */ 777a78f148STimur Tabi 787a78f148STimur Tabi #ifdef CONFIG_MPC8349ITX 792ad6b513STimur Tabi #define CONFIG_COMPACT_FLASH /* The CF card interface on the back of the board */ 8089c7784eSTimur Tabi #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */ 817a78f148STimur Tabi #endif 827a78f148STimur Tabi 837a78f148STimur Tabi #define CONFIG_PCI 842ad6b513STimur Tabi #define CONFIG_RTC_DS1337 857a78f148STimur Tabi #define CONFIG_HARD_I2C 867a78f148STimur Tabi #define CONFIG_TSEC_ENET /* TSEC Ethernet support */ 877a78f148STimur Tabi 887a78f148STimur Tabi /* 897a78f148STimur Tabi * Device configurations 907a78f148STimur Tabi */ 912ad6b513STimur Tabi 922ad6b513STimur Tabi /* I2C */ 932ad6b513STimur Tabi #ifdef CONFIG_HARD_I2C 942ad6b513STimur Tabi 95be5e6181STimur Tabi #define CONFIG_FSL_I2C 962ad6b513STimur Tabi #define CONFIG_I2C_MULTI_BUS 972ad6b513STimur Tabi #define CONFIG_I2C_CMD_TREE 98*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 99*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 100*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */ 1012ad6b513STimur Tabi 102*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */ 103*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */ 104*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */ 105*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */ 106*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */ 107*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/ 108be5e6181STimur Tabi #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */ 1092ad6b513STimur Tabi 110*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 111*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 1122ad6b513STimur Tabi 1132ad6b513STimur Tabi /* Don't probe these addresses: */ 114*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{1, CONFIG_SYS_I2C_8574_ADDR1}, \ 115*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD {1, CONFIG_SYS_I2C_8574_ADDR2}, \ 116*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD {1, CONFIG_SYS_I2C_8574A_ADDR1}, \ 117*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD {1, CONFIG_SYS_I2C_8574A_ADDR2}} 1182ad6b513STimur Tabi /* Bit definitions for the 8574[A] I2C expander */ 1192ad6b513STimur Tabi #define I2C_8574_REVISION 0x03 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */ 1202ad6b513STimur Tabi #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */ 1212ad6b513STimur Tabi #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */ 1222ad6b513STimur Tabi #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */ 1232ad6b513STimur Tabi #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/ 1242ad6b513STimur Tabi 1252ad6b513STimur Tabi #undef CONFIG_SOFT_I2C 1262ad6b513STimur Tabi 1272ad6b513STimur Tabi #endif 1282ad6b513STimur Tabi 1297a78f148STimur Tabi /* Compact Flash */ 1302ad6b513STimur Tabi #ifdef CONFIG_COMPACT_FLASH 1312ad6b513STimur Tabi 132*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS 1 133*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE 1 1342ad6b513STimur Tabi 135*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 136*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE 137*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 138*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET 0 139*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET 0x0200 140*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE 2 1412ad6b513STimur Tabi 1422ad6b513STimur Tabi #define ATA_RESET_TIME 1 /* If a CF card is not inserted, time out quickly */ 1432ad6b513STimur Tabi 1442ad6b513STimur Tabi #define CONFIG_DOS_PARTITION 1452ad6b513STimur Tabi 1467a78f148STimur Tabi #endif 1472ad6b513STimur Tabi 1487a78f148STimur Tabi /* 1497a78f148STimur Tabi * DDR Setup 1507a78f148STimur Tabi */ 151*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 152*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 153*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 154*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0 155*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */ 156*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x2000 1577a78f148STimur Tabi 158*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 159507e2d79SJoe D'Abbraccio DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075) 160f64702b7STimur Tabi 1617a78f148STimur Tabi #ifdef CONFIG_HARD_I2C 1627a78f148STimur Tabi #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 1637a78f148STimur Tabi #endif 1647a78f148STimur Tabi 1657a78f148STimur Tabi #ifndef CONFIG_SPD_EEPROM /* No SPD? Then manually set up DDR parameters */ 166*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* Mb */ 167*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 1687a78f148STimur Tabi 169*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x26242321 170*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */ 1717a78f148STimur Tabi #endif 1727a78f148STimur Tabi 1737a78f148STimur Tabi /* 1747a78f148STimur Tabi *Flash on the Local Bus 1757a78f148STimur Tabi */ 1767a78f148STimur Tabi 177*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 17800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 179*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 180*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 181*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors + 8 8KB sectors per device */ 182*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 183*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 184*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 1857a78f148STimur Tabi 1867a78f148STimur Tabi /* The ITX has two flash chips, but the ITX-GP has only one. To support both 1877a78f148STimur Tabi boards, we say we have two, but don't display a message if we find only one. */ 188*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 189*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 190*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000} 191*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */ 192*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE_SHIFT 4 /* log2 of the above value */ 193*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1947a78f148STimur Tabi 19589c7784eSTimur Tabi /* Vitesse 7385 */ 19689c7784eSTimur Tabi 19789c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET 19889c7784eSTimur Tabi 19989c7784eSTimur Tabi #define CONFIG_TSEC2 20089c7784eSTimur Tabi 20189c7784eSTimur Tabi /* The flash address and size of the VSC7385 firmware image */ 20289c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE 0xFEFFE000 20389c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE_SIZE 8192 20489c7784eSTimur Tabi 20589c7784eSTimur Tabi #endif 20689c7784eSTimur Tabi 2077a78f148STimur Tabi /* 2087a78f148STimur Tabi * BRx, ORx, LBLAWBARx, and LBLAWARx 2097a78f148STimur Tabi */ 2107a78f148STimur Tabi 2117a78f148STimur Tabi /* Flash */ 2127a78f148STimur Tabi 213*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V) 214*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \ 215f9023afbSAnton Vorontsov OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 2167a78f148STimur Tabi OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 217*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 218*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT)) 2197a78f148STimur Tabi 2207a78f148STimur Tabi /* Vitesse 7385 */ 2217a78f148STimur Tabi 222*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VSC7385_BASE 0xF8000000 2237a78f148STimur Tabi 22489c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET 22589c7784eSTimur Tabi 226*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE | BR_PS_8 | BR_V) 227*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | \ 2287a78f148STimur Tabi OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX | \ 2297a78f148STimur Tabi OR_GPCM_EHTR | OR_GPCM_EAD) 2307a78f148STimur Tabi 231*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE 232*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) 2337a78f148STimur Tabi 2347a78f148STimur Tabi #endif 2357a78f148STimur Tabi 2367a78f148STimur Tabi /* LED */ 2377a78f148STimur Tabi 238*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LED_BASE 0xF9000000 239*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE | BR_PS_8 | BR_V) 240*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \ 2417a78f148STimur Tabi OR_GPCM_XACS | OR_GPCM_SCY_9 | OR_GPCM_TRLX | \ 2427a78f148STimur Tabi OR_GPCM_EHTR | OR_GPCM_EAD) 2437a78f148STimur Tabi 2447a78f148STimur Tabi /* Compact Flash */ 2457a78f148STimur Tabi 2467a78f148STimur Tabi #ifdef CONFIG_COMPACT_FLASH 2477a78f148STimur Tabi 248*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CF_BASE 0xF0000000 2497a78f148STimur Tabi 250*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE | BR_PS_16 | BR_MS_UPMA | BR_V) 251*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI) 2527a78f148STimur Tabi 253*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE 254*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB) 2557a78f148STimur Tabi 2567a78f148STimur Tabi #endif 2577a78f148STimur Tabi 2587a78f148STimur Tabi /* 2597a78f148STimur Tabi * U-Boot memory configuration 2607a78f148STimur Tabi */ 261*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 2622ad6b513STimur Tabi 263*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 264*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 2652ad6b513STimur Tabi #else 266*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 2672ad6b513STimur Tabi #endif 2682ad6b513STimur Tabi 2692ad6b513STimur Tabi #define CONFIG_L1_INIT_RAM 270*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 271*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 272*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 2732ad6b513STimur Tabi 274*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 275*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 276*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 2772ad6b513STimur Tabi 278*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 279*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 280*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 2812ad6b513STimur Tabi 2822ad6b513STimur Tabi /* 2832ad6b513STimur Tabi * Local Bus LCRR and LBCR regs 2842ad6b513STimur Tabi * LCRR: DLL bypass, Clock divider is 4 2852ad6b513STimur Tabi * External Local Bus rate is 2862ad6b513STimur Tabi * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 2872ad6b513STimur Tabi */ 288*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 289*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 2902ad6b513STimur Tabi 291*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 292*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32*/ 2932ad6b513STimur Tabi 2942ad6b513STimur Tabi /* 2952ad6b513STimur Tabi * Serial Port 2962ad6b513STimur Tabi */ 2972ad6b513STimur Tabi #define CONFIG_CONS_INDEX 1 2982ad6b513STimur Tabi #undef CONFIG_SERIAL_SOFTWARE_FIFO 299*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 300*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 301*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 302*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 3032ad6b513STimur Tabi 304*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3052ad6b513STimur Tabi {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 3062ad6b513STimur Tabi 3078a364f09SNikita V. Youshchenko #define CONFIG_CONSOLE ttyS0 3087a78f148STimur Tabi #define CONFIG_BAUDRATE 115200 3097a78f148STimur Tabi 310*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 311*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 3122ad6b513STimur Tabi 313bf0b542dSKim Phillips /* pass open firmware flat tree */ 31435cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 3155b8bc606SKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3165b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3172ad6b513STimur Tabi 3187a78f148STimur Tabi /* 3197a78f148STimur Tabi * PCI 3207a78f148STimur Tabi */ 3212ad6b513STimur Tabi #ifdef CONFIG_PCI 3222ad6b513STimur Tabi 3232ad6b513STimur Tabi #define CONFIG_MPC83XX_PCI2 3242ad6b513STimur Tabi 3252ad6b513STimur Tabi /* 3262ad6b513STimur Tabi * General PCI 3272ad6b513STimur Tabi * Addresses are mapped 1-1. 3282ad6b513STimur Tabi */ 329*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 330*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 331*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 332*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE) 333*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 334*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 335*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 336*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 337*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ 3382ad6b513STimur Tabi 3392ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_PCI2 340*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE) 341*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 342*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 343*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE) 344*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 345*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 346*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 347*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE) 348*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */ 3492ad6b513STimur Tabi #endif 3502ad6b513STimur Tabi 3512ad6b513STimur Tabi #define _IO_BASE 0x00000000 /* points to PCI I/O space */ 3522ad6b513STimur Tabi 3532ad6b513STimur Tabi #define CONFIG_NET_MULTI 3542ad6b513STimur Tabi #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3552ad6b513STimur Tabi 3562ad6b513STimur Tabi #ifdef CONFIG_RTL8139 3572ad6b513STimur Tabi /* This macro is used by RTL8139 but not defined in PPC architecture */ 3582ad6b513STimur Tabi #define KSEG1ADDR(x) (x) 3592ad6b513STimur Tabi #endif 3602ad6b513STimur Tabi 3612ad6b513STimur Tabi #ifndef CONFIG_PCI_PNP 3622ad6b513STimur Tabi #define PCI_ENET0_IOADDR 0x00000000 363*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE 3642ad6b513STimur Tabi #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */ 3652ad6b513STimur Tabi #endif 3662ad6b513STimur Tabi 3672ad6b513STimur Tabi #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3682ad6b513STimur Tabi 3692ad6b513STimur Tabi #endif 3702ad6b513STimur Tabi 3717a78f148STimur Tabi #define PCI_66M 3727a78f148STimur Tabi #ifdef PCI_66M 3737a78f148STimur Tabi #define CONFIG_83XX_CLKIN 66666666 /* in Hz */ 3747a78f148STimur Tabi #else 3757a78f148STimur Tabi #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ 3767a78f148STimur Tabi #endif 3777a78f148STimur Tabi 3782ad6b513STimur Tabi /* TSEC */ 3792ad6b513STimur Tabi 3802ad6b513STimur Tabi #ifdef CONFIG_TSEC_ENET 3812ad6b513STimur Tabi 3822ad6b513STimur Tabi #define CONFIG_NET_MULTI 3832ad6b513STimur Tabi #define CONFIG_MII 384659e2f67SJon Loeliger #define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */ 3852ad6b513STimur Tabi 386255a3577SKim Phillips #define CONFIG_TSEC1 3872ad6b513STimur Tabi 388255a3577SKim Phillips #ifdef CONFIG_TSEC1 38910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 390255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 391*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3922ad6b513STimur Tabi #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */ 3932ad6b513STimur Tabi #define TSEC1_PHYIDX 0 3943a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3952ad6b513STimur Tabi #endif 3962ad6b513STimur Tabi 397255a3577SKim Phillips #ifdef CONFIG_TSEC2 3987a78f148STimur Tabi #define CONFIG_HAS_ETH1 399255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 400*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 40189c7784eSTimur Tabi 4022ad6b513STimur Tabi #define TSEC2_PHY_ADDR 4 4032ad6b513STimur Tabi #define TSEC2_PHYIDX 0 4043a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 4052ad6b513STimur Tabi #endif 4062ad6b513STimur Tabi 4072ad6b513STimur Tabi #define CONFIG_ETHPRIME "Freescale TSEC" 4082ad6b513STimur Tabi 4092ad6b513STimur Tabi #endif 4102ad6b513STimur Tabi 4112ad6b513STimur Tabi /* 4122ad6b513STimur Tabi * Environment 4132ad6b513STimur Tabi */ 4147a78f148STimur Tabi #define CONFIG_ENV_OVERWRITE 4157a78f148STimur Tabi 416*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4175a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 418*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4190e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */ 4200e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4212ad6b513STimur Tabi #else 422*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */ 42300b1883aSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_FLASH_CFI_DRIVER 42493f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 425*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4260e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4272ad6b513STimur Tabi #endif 4282ad6b513STimur Tabi 4292ad6b513STimur Tabi #define CONFIG_LOADS_ECHO /* echo on for serial download */ 430*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 4312ad6b513STimur Tabi 4328ea5499aSJon Loeliger /* 433659e2f67SJon Loeliger * BOOTP options 434659e2f67SJon Loeliger */ 435659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 436659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 437659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 438659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 439659e2f67SJon Loeliger 440659e2f67SJon Loeliger 441659e2f67SJon Loeliger /* 4428ea5499aSJon Loeliger * Command line configuration. 4438ea5499aSJon Loeliger */ 4448ea5499aSJon Loeliger #include <config_cmd_default.h> 4458ea5499aSJon Loeliger 4468ea5499aSJon Loeliger #define CONFIG_CMD_CACHE 4478ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4488ea5499aSJon Loeliger #define CONFIG_CMD_IRQ 4498ea5499aSJon Loeliger #define CONFIG_CMD_NET 4508ea5499aSJon Loeliger #define CONFIG_CMD_PING 4518ea5499aSJon Loeliger #define CONFIG_CMD_SDRAM 4522ad6b513STimur Tabi 4532ad6b513STimur Tabi #ifdef CONFIG_COMPACT_FLASH 4548ea5499aSJon Loeliger #define CONFIG_CMD_IDE 4558ea5499aSJon Loeliger #define CONFIG_CMD_FAT 4562ad6b513STimur Tabi #endif 4572ad6b513STimur Tabi 4582ad6b513STimur Tabi #ifdef CONFIG_PCI 4598ea5499aSJon Loeliger #define CONFIG_CMD_PCI 4602ad6b513STimur Tabi #endif 4612ad6b513STimur Tabi 4622ad6b513STimur Tabi #ifdef CONFIG_HARD_I2C 4638ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4642ad6b513STimur Tabi #endif 4652ad6b513STimur Tabi 4662ad6b513STimur Tabi /* Watchdog */ 4672ad6b513STimur Tabi #undef CONFIG_WATCHDOG /* watchdog disabled */ 4682ad6b513STimur Tabi 4692ad6b513STimur Tabi /* 4702ad6b513STimur Tabi * Miscellaneous configurable options 4712ad6b513STimur Tabi */ 472*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4737a78f148STimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 474*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */ 475*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 4767a78f148STimur Tabi 477*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 478b2115757SKim Phillips #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */ 4797a78f148STimur Tabi 4807a78f148STimur Tabi #ifdef CONFIG_MPC8349ITX 481*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */ 4827a78f148STimur Tabi #else 483*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "MPC8349E-mITX-GP> " /* Monitor Command Prompt */ 4847a78f148STimur Tabi #endif 4852ad6b513STimur Tabi 4868ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 487*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4882ad6b513STimur Tabi #else 489*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 4902ad6b513STimur Tabi #endif 4912ad6b513STimur Tabi 492*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ 493*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 494*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 495*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 4962ad6b513STimur Tabi 4972ad6b513STimur Tabi /* 4982ad6b513STimur Tabi * For booting Linux, the board info and command line data 4992ad6b513STimur Tabi * have to be in the first 8 MB of memory, since this is 5002ad6b513STimur Tabi * the maximum mapped by the Linux kernel during initialization. 5012ad6b513STimur Tabi */ 502*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 5032ad6b513STimur Tabi 504*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 5052ad6b513STimur Tabi HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 5062ad6b513STimur Tabi HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5072ad6b513STimur Tabi HRCWL_CSB_TO_CLKIN_4X1 |\ 5082ad6b513STimur Tabi HRCWL_VCO_1X2 |\ 5092ad6b513STimur Tabi HRCWL_CORE_TO_CSB_2X1) 5102ad6b513STimur Tabi 511*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LOWBOOT 512*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 5132ad6b513STimur Tabi HRCWH_PCI_HOST |\ 5147a78f148STimur Tabi HRCWH_32_BIT_PCI |\ 5152ad6b513STimur Tabi HRCWH_PCI1_ARBITER_ENABLE |\ 5167a78f148STimur Tabi HRCWH_PCI2_ARBITER_ENABLE |\ 5172ad6b513STimur Tabi HRCWH_CORE_ENABLE |\ 5182ad6b513STimur Tabi HRCWH_FROM_0X00000100 |\ 5192ad6b513STimur Tabi HRCWH_BOOTSEQ_DISABLE |\ 5202ad6b513STimur Tabi HRCWH_SW_WATCHDOG_DISABLE |\ 5212ad6b513STimur Tabi HRCWH_ROM_LOC_LOCAL_16BIT |\ 5222ad6b513STimur Tabi HRCWH_TSEC1M_IN_GMII |\ 5232ad6b513STimur Tabi HRCWH_TSEC2M_IN_GMII ) 5242ad6b513STimur Tabi #else 525*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 5262ad6b513STimur Tabi HRCWH_PCI_HOST |\ 5272ad6b513STimur Tabi HRCWH_32_BIT_PCI |\ 5282ad6b513STimur Tabi HRCWH_PCI1_ARBITER_ENABLE |\ 5297a78f148STimur Tabi HRCWH_PCI2_ARBITER_ENABLE |\ 5302ad6b513STimur Tabi HRCWH_CORE_ENABLE |\ 5312ad6b513STimur Tabi HRCWH_FROM_0XFFF00100 |\ 5322ad6b513STimur Tabi HRCWH_BOOTSEQ_DISABLE |\ 5332ad6b513STimur Tabi HRCWH_SW_WATCHDOG_DISABLE |\ 5342ad6b513STimur Tabi HRCWH_ROM_LOC_LOCAL_16BIT |\ 5352ad6b513STimur Tabi HRCWH_TSEC1M_IN_GMII |\ 5362ad6b513STimur Tabi HRCWH_TSEC2M_IN_GMII ) 5372ad6b513STimur Tabi #endif 5382ad6b513STimur Tabi 5397a78f148STimur Tabi /* 5407a78f148STimur Tabi * System performance 5417a78f148STimur Tabi */ 542*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 543*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 544*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 545*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 546*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 547*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 5482ad6b513STimur Tabi 5497a78f148STimur Tabi /* 5507a78f148STimur Tabi * System IO Config 5517a78f148STimur Tabi */ 552*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH SICRH_TSOBI1 /* Needed for gigabit to work on TSEC 1 */ 553*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1) 5542ad6b513STimur Tabi 555*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 556*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL CONFIG_SYS_HID0_INIT 5572ad6b513STimur Tabi 558*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 55931d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 5602ad6b513STimur Tabi 5617a78f148STimur Tabi /* DDR */ 562*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 563*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 5642ad6b513STimur Tabi 5657a78f148STimur Tabi /* PCI */ 5662ad6b513STimur Tabi #ifdef CONFIG_PCI 567*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 568*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 569*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 570*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 5712ad6b513STimur Tabi #else 572*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L 0 573*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U 0 574*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L 0 575*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U 0 5762ad6b513STimur Tabi #endif 5772ad6b513STimur Tabi 5782ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_PCI2 579*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 580*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 581*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 582*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 5832ad6b513STimur Tabi #else 584*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L 0 585*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U 0 586*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L 0 587*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U 0 5882ad6b513STimur Tabi #endif 5892ad6b513STimur Tabi 5902ad6b513STimur Tabi /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 591*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 592*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP) 5932ad6b513STimur Tabi 5942ad6b513STimur Tabi /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 595*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 596*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 5972ad6b513STimur Tabi 598*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0 599*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0 6002ad6b513STimur Tabi 601*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 602*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 603*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 604*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 605*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 606*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 607*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 608*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 609*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 610*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 611*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 612*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 613*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 614*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 615*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 616*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6172ad6b513STimur Tabi 6182ad6b513STimur Tabi /* 6192ad6b513STimur Tabi * Internal Definitions 6202ad6b513STimur Tabi * 6212ad6b513STimur Tabi * Boot Flags 6222ad6b513STimur Tabi */ 6232ad6b513STimur Tabi #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 6242ad6b513STimur Tabi #define BOOTFLAG_WARM 0x02 /* Software reboot */ 6252ad6b513STimur Tabi 6268ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 6272ad6b513STimur Tabi #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 6282ad6b513STimur Tabi #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 6292ad6b513STimur Tabi #endif 6302ad6b513STimur Tabi 6312ad6b513STimur Tabi 6322ad6b513STimur Tabi /* 6332ad6b513STimur Tabi * Environment Configuration 6342ad6b513STimur Tabi */ 6352ad6b513STimur Tabi #define CONFIG_ENV_OVERWRITE 6362ad6b513STimur Tabi 63789c7784eSTimur Tabi #ifdef CONFIG_HAS_ETH0 6382ad6b513STimur Tabi #define CONFIG_ETHADDR 00:E0:0C:00:8C:01 6392ad6b513STimur Tabi #endif 6402ad6b513STimur Tabi 64189c7784eSTimur Tabi #ifdef CONFIG_HAS_ETH1 6422ad6b513STimur Tabi #define CONFIG_ETH1ADDR 00:E0:0C:00:8C:02 6432ad6b513STimur Tabi #endif 6442ad6b513STimur Tabi 645bf0b542dSKim Phillips #define CONFIG_IPADDR 192.168.1.253 646bf0b542dSKim Phillips #define CONFIG_SERVERIP 192.168.1.1 647bf0b542dSKim Phillips #define CONFIG_GATEWAYIP 192.168.1.1 6482ad6b513STimur Tabi #define CONFIG_NETMASK 255.255.252.0 64998883332STimur Tabi #define CONFIG_NETDEV eth0 6502ad6b513STimur Tabi 6517a78f148STimur Tabi #ifdef CONFIG_MPC8349ITX 6522ad6b513STimur Tabi #define CONFIG_HOSTNAME mpc8349emitx 6537a78f148STimur Tabi #else 6547a78f148STimur Tabi #define CONFIG_HOSTNAME mpc8349emitxgp 6557a78f148STimur Tabi #endif 6567a78f148STimur Tabi 6577a78f148STimur Tabi /* Default path and filenames */ 658bf0b542dSKim Phillips #define CONFIG_ROOTPATH /nfsroot/rootfs 659bf0b542dSKim Phillips #define CONFIG_BOOTFILE uImage 6607a78f148STimur Tabi #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 6612ad6b513STimur Tabi 6627a78f148STimur Tabi #ifdef CONFIG_MPC8349ITX 6637a78f148STimur Tabi #define CONFIG_FDTFILE mpc8349emitx.dtb 6642ad6b513STimur Tabi #else 6657a78f148STimur Tabi #define CONFIG_FDTFILE mpc8349emitxgp.dtb 6662ad6b513STimur Tabi #endif 6672ad6b513STimur Tabi 6687a78f148STimur Tabi #define CONFIG_BOOTDELAY 0 6697a78f148STimur Tabi 6702ad6b513STimur Tabi #define XMK_STR(x) #x 6712ad6b513STimur Tabi #define MK_STR(x) XMK_STR(x) 6722ad6b513STimur Tabi 67398883332STimur Tabi #define CONFIG_BOOTARGS \ 67498883332STimur Tabi "root=/dev/nfs rw" \ 67598883332STimur Tabi " nfsroot=" MK_STR(CONFIG_SERVERIP) ":" MK_STR(CONFIG_ROOTPATH) \ 67698883332STimur Tabi " ip=" MK_STR(CONFIG_IPADDR) ":" MK_STR(CONFIG_SERVERIP) ":" \ 67798883332STimur Tabi MK_STR(CONFIG_GATEWAYIP) ":" MK_STR(CONFIG_NETMASK) ":" \ 67898883332STimur Tabi MK_STR(CONFIG_HOSTNAME) ":" MK_STR(CONFIG_NETDEV) ":off" \ 6798a364f09SNikita V. Youshchenko " console=" MK_STR(CONFIG_CONSOLE) "," MK_STR(CONFIG_BAUDRATE) 68098883332STimur Tabi 6812ad6b513STimur Tabi #define CONFIG_EXTRA_ENV_SETTINGS \ 6828a364f09SNikita V. Youshchenko "console=" MK_STR(CONFIG_CONSOLE) "\0" \ 68398883332STimur Tabi "netdev=" MK_STR(CONFIG_NETDEV) "\0" \ 6847a78f148STimur Tabi "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 6857a78f148STimur Tabi "tftpflash=tftpboot $loadaddr $uboot; " \ 6867a78f148STimur Tabi "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 6877a78f148STimur Tabi "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 6887a78f148STimur Tabi "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 6897a78f148STimur Tabi "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 6907a78f148STimur Tabi "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 691bf0b542dSKim Phillips "fdtaddr=400000\0" \ 6927a78f148STimur Tabi "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" 693bf0b542dSKim Phillips 694bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 6957a78f148STimur Tabi "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \ 696bf0b542dSKim Phillips " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 6977a78f148STimur Tabi " console=$console,$baudrate $othbootargs; " \ 698bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 699bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 700bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 701bf0b542dSKim Phillips 702bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 703bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw" \ 7047a78f148STimur Tabi " console=$console,$baudrate $othbootargs; " \ 705bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 706bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 707bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 708bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 7092ad6b513STimur Tabi 7102ad6b513STimur Tabi #undef MK_STR 7112ad6b513STimur Tabi #undef XMK_STR 7122ad6b513STimur Tabi 7132ad6b513STimur Tabi #endif 714