1*2ad6b513STimur Tabi /* 2*2ad6b513STimur Tabi * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved. 3*2ad6b513STimur Tabi * 4*2ad6b513STimur Tabi * See file CREDITS for list of people who contributed to this 5*2ad6b513STimur Tabi * project. 6*2ad6b513STimur Tabi * 7*2ad6b513STimur Tabi * This program is free software; you can redistribute it and/or 8*2ad6b513STimur Tabi * modify it under the terms of the GNU General Public License as 9*2ad6b513STimur Tabi * published by the Free Software Foundation; either version 2 of 10*2ad6b513STimur Tabi * the License, or (at your option) any later version. 11*2ad6b513STimur Tabi * 12*2ad6b513STimur Tabi * This program is distributed in the hope that it will be useful, 13*2ad6b513STimur Tabi * but WITHOUT ANY WARRANTY; without even the implied warranty of 14*2ad6b513STimur Tabi * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15*2ad6b513STimur Tabi * GNU General Public License for more details. 16*2ad6b513STimur Tabi * 17*2ad6b513STimur Tabi * You should have received a copy of the GNU General Public License 18*2ad6b513STimur Tabi * along with this program; if not, write to the Free Software 19*2ad6b513STimur Tabi * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20*2ad6b513STimur Tabi * MA 02111-1307 USA 21*2ad6b513STimur Tabi */ 22*2ad6b513STimur Tabi 23*2ad6b513STimur Tabi /* 24*2ad6b513STimur Tabi MPC8349E-mITX board configuration file 25*2ad6b513STimur Tabi 26*2ad6b513STimur Tabi Memory map: 27*2ad6b513STimur Tabi 28*2ad6b513STimur Tabi 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB) 29*2ad6b513STimur Tabi 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB) 30*2ad6b513STimur Tabi 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB) 31*2ad6b513STimur Tabi 0xE000_0000-0xEFFF_FFFF IMMR (1 MB) 32*2ad6b513STimur Tabi 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB) 33*2ad6b513STimur Tabi 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB) 34*2ad6b513STimur Tabi 0xF000_0000-0xF000_FFFF Compact Flash 35*2ad6b513STimur Tabi 0xF001_0000-0xF001_FFFF Local bus expansion slot 36*2ad6b513STimur Tabi 0xF800_0000-0xF801_FFFF GBE L2 Switch VSC7385 37*2ad6b513STimur Tabi 0xFF00_0000-0xFF7F_FFFF Alternative bank of Flash memory (8MB) 38*2ad6b513STimur Tabi 0xFF80_0000-0xFFFF_FFFF Boot Flash (8 MB) 39*2ad6b513STimur Tabi 40*2ad6b513STimur Tabi I2C address list: 41*2ad6b513STimur Tabi Align. Board 42*2ad6b513STimur Tabi Bus Addr Part No. Description Length Location 43*2ad6b513STimur Tabi ---------------------------------------------------------------- 44*2ad6b513STimur Tabi I2C1 0x50 M24256-BWMN6P Board EEPROM 2 U64 45*2ad6b513STimur Tabi 46*2ad6b513STimur Tabi I2C2 0x20 PCF8574 I2C Expander 0 U8 47*2ad6b513STimur Tabi I2C2 0x21 PCF8574 I2C Expander 0 U10 48*2ad6b513STimur Tabi I2C2 0x38 PCF8574A I2C Expander 0 U8 49*2ad6b513STimur Tabi I2C2 0x39 PCF8574A I2C Expander 0 U10 50*2ad6b513STimur Tabi I2C2 0x51 (DDR) DDR EEPROM 1 U1 51*2ad6b513STimur Tabi I2C2 0x68 DS1339 RTC 1 U68 52*2ad6b513STimur Tabi 53*2ad6b513STimur Tabi Note that a given board has *either* a pair of 8574s or a pair of 8574As. 54*2ad6b513STimur Tabi */ 55*2ad6b513STimur Tabi 56*2ad6b513STimur Tabi #ifndef __CONFIG_H 57*2ad6b513STimur Tabi #define __CONFIG_H 58*2ad6b513STimur Tabi 59*2ad6b513STimur Tabi #undef DEBUG 60*2ad6b513STimur Tabi 61*2ad6b513STimur Tabi /* 62*2ad6b513STimur Tabi * High Level Configuration Options 63*2ad6b513STimur Tabi */ 64*2ad6b513STimur Tabi #define CONFIG_MPC834X /* MPC834x family (8343, 8347, 8349) */ 65*2ad6b513STimur Tabi #define CONFIG_MPC8349 /* MPC8349 specific */ 66*2ad6b513STimur Tabi 67*2ad6b513STimur Tabi #define CONFIG_PCI 68*2ad6b513STimur Tabi 69*2ad6b513STimur Tabi #define CONFIG_COMPACT_FLASH /* The CF card interface on the back of the board */ 70*2ad6b513STimur Tabi #define CONFIG_RTC_DS1337 71*2ad6b513STimur Tabi 72*2ad6b513STimur Tabi /* I2C */ 73*2ad6b513STimur Tabi #define CONFIG_HARD_I2C 74*2ad6b513STimur Tabi 75*2ad6b513STimur Tabi #ifdef CONFIG_HARD_I2C 76*2ad6b513STimur Tabi 77*2ad6b513STimur Tabi #define CONFIG_MISC_INIT_F 78*2ad6b513STimur Tabi #define CONFIG_MISC_INIT_R 79*2ad6b513STimur Tabi 80*2ad6b513STimur Tabi #define CONFIG_I2C_MULTI_BUS 81*2ad6b513STimur Tabi #define CONFIG_I2C_CMD_TREE 82*2ad6b513STimur Tabi #define CFG_I2C_OFFSET 0x3000 83*2ad6b513STimur Tabi #define CFG_I2C2_OFFSET 0x3100 84*2ad6b513STimur Tabi #define CFG_SPD_BUS_NUM I2C_2 85*2ad6b513STimur Tabi 86*2ad6b513STimur Tabi #define CFG_I2C_8574_ADDR1 0x20 /* I2C2, PCF8574 */ 87*2ad6b513STimur Tabi #define CFG_I2C_8574_ADDR2 0x21 /* I2C2, PCF8574 */ 88*2ad6b513STimur Tabi #define CFG_I2C_8574A_ADDR1 0x38 /* I2C2, PCF8574A */ 89*2ad6b513STimur Tabi #define CFG_I2C_8574A_ADDR2 0x39 /* I2C2, PCF8574A */ 90*2ad6b513STimur Tabi #define CFG_I2C_EEPROM_ADDR 0x50 /* I2C1, Board EEPROM */ 91*2ad6b513STimur Tabi #define CFG_I2C_RTC_ADDR 0x68 /* I2C2, DS1339 RTC*/ 92*2ad6b513STimur Tabi #define SPD_EEPROM_ADDRESS 0x51 /* I2C2, DDR */ 93*2ad6b513STimur Tabi 94*2ad6b513STimur Tabi #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 95*2ad6b513STimur Tabi #define CFG_I2C_SLAVE 0x7F 96*2ad6b513STimur Tabi 97*2ad6b513STimur Tabi /* Don't probe these addresses: */ 98*2ad6b513STimur Tabi #define CFG_I2C_NOPROBES {{1, CFG_I2C_8574_ADDR1}, \ 99*2ad6b513STimur Tabi {1, CFG_I2C_8574_ADDR2}, \ 100*2ad6b513STimur Tabi {1, CFG_I2C_8574A_ADDR1}, \ 101*2ad6b513STimur Tabi {1, CFG_I2C_8574A_ADDR2}} 102*2ad6b513STimur Tabi /* Bit definitions for the 8574[A] I2C expander */ 103*2ad6b513STimur Tabi #define I2C_8574_REVISION 0x03 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */ 104*2ad6b513STimur Tabi #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */ 105*2ad6b513STimur Tabi #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */ 106*2ad6b513STimur Tabi #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */ 107*2ad6b513STimur Tabi #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/ 108*2ad6b513STimur Tabi 109*2ad6b513STimur Tabi #undef CONFIG_SOFT_I2C 110*2ad6b513STimur Tabi 111*2ad6b513STimur Tabi #endif 112*2ad6b513STimur Tabi 113*2ad6b513STimur Tabi #define CONFIG_TSEC_ENET /* tsec ethernet support */ 114*2ad6b513STimur Tabi #define CONFIG_ENV_OVERWRITE 115*2ad6b513STimur Tabi 116*2ad6b513STimur Tabi #define PCI_66M 117*2ad6b513STimur Tabi #ifdef PCI_66M 118*2ad6b513STimur Tabi #define CONFIG_83XX_CLKIN 66666666 /* in Hz */ 119*2ad6b513STimur Tabi #else 120*2ad6b513STimur Tabi #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ 121*2ad6b513STimur Tabi #endif 122*2ad6b513STimur Tabi 123*2ad6b513STimur Tabi #ifndef CONFIG_SYS_CLK_FREQ 124*2ad6b513STimur Tabi #ifdef PCI_66M 125*2ad6b513STimur Tabi #define CONFIG_SYS_CLK_FREQ 66666666 126*2ad6b513STimur Tabi #else 127*2ad6b513STimur Tabi #define CONFIG_SYS_CLK_FREQ 33333333 128*2ad6b513STimur Tabi #endif 129*2ad6b513STimur Tabi #endif 130*2ad6b513STimur Tabi 131*2ad6b513STimur Tabi #define CFG_IMMRBAR 0xE0000000 /* The IMMR is relocated to here */ 132*2ad6b513STimur Tabi 133*2ad6b513STimur Tabi #undef CFG_DRAM_TEST /* memory test, takes time */ 134*2ad6b513STimur Tabi #define CFG_MEMTEST_START 0x00003000 /* memtest region */ 135*2ad6b513STimur Tabi #define CFG_MEMTEST_END 0x07100000 /* only has 128M */ 136*2ad6b513STimur Tabi 137*2ad6b513STimur Tabi /* 138*2ad6b513STimur Tabi * DDR Setup 139*2ad6b513STimur Tabi */ 140*2ad6b513STimur Tabi #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 141*2ad6b513STimur Tabi #undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 142*2ad6b513STimur Tabi #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 143*2ad6b513STimur Tabi 144*2ad6b513STimur Tabi /* 145*2ad6b513STimur Tabi * 32-bit data path mode. 146*2ad6b513STimur Tabi * 147*2ad6b513STimur Tabi * Please note that using this mode for devices with the real density of 64-bit 148*2ad6b513STimur Tabi * effectively reduces the amount of available memory due to the effect of 149*2ad6b513STimur Tabi * wrapping around while translating address to row/columns, for example in the 150*2ad6b513STimur Tabi * 256MB module the upper 128MB get aliased with contents of the lower 151*2ad6b513STimur Tabi * 128MB); normally this define should be used for devices with real 32-bit 152*2ad6b513STimur Tabi * data path. 153*2ad6b513STimur Tabi */ 154*2ad6b513STimur Tabi #undef CONFIG_DDR_32BIT 155*2ad6b513STimur Tabi 156*2ad6b513STimur Tabi #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/ 157*2ad6b513STimur Tabi #define CFG_SDRAM_BASE CFG_DDR_BASE 158*2ad6b513STimur Tabi #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 159*2ad6b513STimur Tabi #undef CONFIG_DDR_2T_TIMING 160*2ad6b513STimur Tabi #define CFG_83XX_DDR_USES_CS0 161*2ad6b513STimur Tabi 162*2ad6b513STimur Tabi #ifndef CONFIG_SPD_EEPROM 163*2ad6b513STimur Tabi /* 164*2ad6b513STimur Tabi * Manually set up DDR parameters 165*2ad6b513STimur Tabi */ 166*2ad6b513STimur Tabi #define CFG_DDR_SIZE 256 /* Mb */ 167*2ad6b513STimur Tabi #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 168*2ad6b513STimur Tabi 169*2ad6b513STimur Tabi #define CFG_DDR_TIMING_1 0x26242321 170*2ad6b513STimur Tabi #define CFG_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */ 171*2ad6b513STimur Tabi #endif 172*2ad6b513STimur Tabi 173*2ad6b513STimur Tabi /* FLASH on the Local Bus */ 174*2ad6b513STimur Tabi #define CFG_FLASH_CFI /* use the Common Flash Interface */ 175*2ad6b513STimur Tabi #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 176*2ad6b513STimur Tabi #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */ 177*2ad6b513STimur Tabi #define CFG_FLASH_SIZE 16 /* FLASH size in MB */ 178*2ad6b513STimur Tabi 179*2ad6b513STimur Tabi #define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_PS_16 | BR_V) 180*2ad6b513STimur Tabi #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \ 181*2ad6b513STimur Tabi OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 182*2ad6b513STimur Tabi OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 183*2ad6b513STimur Tabi #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */ 184*2ad6b513STimur Tabi #define CFG_LBLAWAR0_PRELIM 0x80000017 /* 16Mb window bytes */ 185*2ad6b513STimur Tabi 186*2ad6b513STimur Tabi /* VSC7385 on the Local Bus */ 187*2ad6b513STimur Tabi #define CFG_VSC7385_BASE 0xF8000000 /* start of VSC7385 */ 188*2ad6b513STimur Tabi 189*2ad6b513STimur Tabi #define CFG_BR1_PRELIM (CFG_VSC7385_BASE | BR_PS_8 | BR_V) 190*2ad6b513STimur Tabi #define CFG_OR1_PRELIM (0xFFFE0000 /* 128KB */ | \ 191*2ad6b513STimur Tabi OR_GPCM_CSNT | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 192*2ad6b513STimur Tabi OR_GPCM_SETA | OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 193*2ad6b513STimur Tabi 194*2ad6b513STimur Tabi #define CFG_LBLAWBAR1_PRELIM CFG_VSC7385_BASE /* Access window base at VSC7385 base */ 195*2ad6b513STimur Tabi #define CFG_LBLAWAR1_PRELIM 0x80000010 /* Access window size 128K */ 196*2ad6b513STimur Tabi 197*2ad6b513STimur Tabi #define CFG_MAX_FLASH_BANKS 2 /* number of banks */ 198*2ad6b513STimur Tabi #define CFG_MAX_FLASH_SECT 135 /* sectors per device */ 199*2ad6b513STimur Tabi 200*2ad6b513STimur Tabi #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE + 0x800000} 201*2ad6b513STimur Tabi 202*2ad6b513STimur Tabi #undef CFG_FLASH_CHECKSUM 203*2ad6b513STimur Tabi #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 204*2ad6b513STimur Tabi #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 205*2ad6b513STimur Tabi 206*2ad6b513STimur Tabi #define CFG_LED_BASE 0xF9000000 /* start of LED and Board ID */ 207*2ad6b513STimur Tabi #define CFG_BR2_PRELIM (CFG_LED_BASE | BR_PS_8 | BR_V) 208*2ad6b513STimur Tabi #define CFG_OR2_PRELIM (0xFFE00000 /* 2MB */ | \ 209*2ad6b513STimur Tabi OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | OR_GPCM_XACS | \ 210*2ad6b513STimur Tabi OR_GPCM_SCY_9 | \ 211*2ad6b513STimur Tabi OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 212*2ad6b513STimur Tabi 213*2ad6b513STimur Tabi #ifdef CONFIG_COMPACT_FLASH 214*2ad6b513STimur Tabi 215*2ad6b513STimur Tabi #define CFG_CF_BASE 0xF0000000 216*2ad6b513STimur Tabi 217*2ad6b513STimur Tabi #define CFG_BR3_PRELIM (CFG_CF_BASE | BR_PS_16 | BR_MS_UPMA | BR_V) 218*2ad6b513STimur Tabi #define CFG_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI) 219*2ad6b513STimur Tabi 220*2ad6b513STimur Tabi #define CFG_LBLAWBAR2_PRELIM CFG_CF_BASE /* Window base at flash base + LED & Board ID */ 221*2ad6b513STimur Tabi #define CFG_LBLAWAR2_PRELIM 0x8000000F /* 64K bytes */ 222*2ad6b513STimur Tabi 223*2ad6b513STimur Tabi #undef CONFIG_IDE_RESET 224*2ad6b513STimur Tabi #undef CONFIG_IDE_PREINIT 225*2ad6b513STimur Tabi 226*2ad6b513STimur Tabi #define CFG_IDE_MAXBUS 1 227*2ad6b513STimur Tabi #define CFG_IDE_MAXDEVICE 1 228*2ad6b513STimur Tabi 229*2ad6b513STimur Tabi #define CFG_ATA_IDE0_OFFSET 0x0000 230*2ad6b513STimur Tabi #define CFG_ATA_BASE_ADDR CFG_CF_BASE 231*2ad6b513STimur Tabi #define CFG_ATA_DATA_OFFSET 0x0000 232*2ad6b513STimur Tabi #define CFG_ATA_REG_OFFSET 0 233*2ad6b513STimur Tabi #define CFG_ATA_ALT_OFFSET 0x0200 234*2ad6b513STimur Tabi #define CFG_ATA_STRIDE 2 235*2ad6b513STimur Tabi 236*2ad6b513STimur Tabi #define ATA_RESET_TIME 1 /* If a CF card is not inserted, time out quickly */ 237*2ad6b513STimur Tabi 238*2ad6b513STimur Tabi #endif 239*2ad6b513STimur Tabi 240*2ad6b513STimur Tabi #define CONFIG_DOS_PARTITION 241*2ad6b513STimur Tabi 242*2ad6b513STimur Tabi #define CFG_MID_FLASH_JUMP 0x7F000000 243*2ad6b513STimur Tabi #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 244*2ad6b513STimur Tabi 245*2ad6b513STimur Tabi 246*2ad6b513STimur Tabi #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 247*2ad6b513STimur Tabi #define CFG_RAMBOOT 248*2ad6b513STimur Tabi #else 249*2ad6b513STimur Tabi #undef CFG_RAMBOOT 250*2ad6b513STimur Tabi #endif 251*2ad6b513STimur Tabi 252*2ad6b513STimur Tabi #define CONFIG_L1_INIT_RAM 253*2ad6b513STimur Tabi #define CFG_INIT_RAM_LOCK 254*2ad6b513STimur Tabi #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 255*2ad6b513STimur Tabi #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 256*2ad6b513STimur Tabi 257*2ad6b513STimur Tabi #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 258*2ad6b513STimur Tabi #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 259*2ad6b513STimur Tabi #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 260*2ad6b513STimur Tabi 261*2ad6b513STimur Tabi #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 262*2ad6b513STimur Tabi #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 263*2ad6b513STimur Tabi 264*2ad6b513STimur Tabi /* 265*2ad6b513STimur Tabi * Local Bus LCRR and LBCR regs 266*2ad6b513STimur Tabi * LCRR: DLL bypass, Clock divider is 4 267*2ad6b513STimur Tabi * External Local Bus rate is 268*2ad6b513STimur Tabi * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 269*2ad6b513STimur Tabi */ 270*2ad6b513STimur Tabi #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 271*2ad6b513STimur Tabi #define CFG_LBC_LBCR 0x00000000 272*2ad6b513STimur Tabi 273*2ad6b513STimur Tabi #undef CFG_LB_SDRAM /* if board has SRDAM on local bus */ 274*2ad6b513STimur Tabi 275*2ad6b513STimur Tabi #ifdef CFG_LB_SDRAM 276*2ad6b513STimur Tabi /*local bus BR2, OR2 definition for SDRAM if soldered on the ADS board*/ 277*2ad6b513STimur Tabi /* 278*2ad6b513STimur Tabi * Base Register 2 and Option Register 2 configure SDRAM. 279*2ad6b513STimur Tabi * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 280*2ad6b513STimur Tabi * 281*2ad6b513STimur Tabi * For BR2, need: 282*2ad6b513STimur Tabi * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 283*2ad6b513STimur Tabi * port-size = 32-bits = BR2[19:20] = 11 284*2ad6b513STimur Tabi * no parity checking = BR2[21:22] = 00 285*2ad6b513STimur Tabi * SDRAM for MSEL = BR2[24:26] = 011 286*2ad6b513STimur Tabi * Valid = BR[31] = 1 287*2ad6b513STimur Tabi * 288*2ad6b513STimur Tabi * 0 4 8 12 16 20 24 28 289*2ad6b513STimur Tabi * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 290*2ad6b513STimur Tabi */ 291*2ad6b513STimur Tabi 292*2ad6b513STimur Tabi #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 293*2ad6b513STimur Tabi #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 294*2ad6b513STimur Tabi 295*2ad6b513STimur Tabi #define CFG_LBLAWBAR2_PRELIM 0xF0000000 296*2ad6b513STimur Tabi #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 297*2ad6b513STimur Tabi 298*2ad6b513STimur Tabi #define CFG_BR2_PRELIM (CFG_LBC_SDRAM_BASE | BR_PS_32 | BR_MS_SDRAM | BR_V) 299*2ad6b513STimur Tabi #define CFG_OR2_PRELIM (0xFC000000 /* 64 MB */ | \ 300*2ad6b513STimur Tabi OR_SDRAM_XAM | \ 301*2ad6b513STimur Tabi ((9 - 7) << OR_SDRAM_COLS_SHIFT) | \ 302*2ad6b513STimur Tabi ((13 - 9) << OR_SDRAM_ROWS_SHIFT) | \ 303*2ad6b513STimur Tabi OR_SDRAM_EAD) 304*2ad6b513STimur Tabi 305*2ad6b513STimur Tabi #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 306*2ad6b513STimur Tabi #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32*/ 307*2ad6b513STimur Tabi 308*2ad6b513STimur Tabi /* 309*2ad6b513STimur Tabi * LSDMR masks 310*2ad6b513STimur Tabi */ 311*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 312*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 313*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 314*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 315*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16)) 316*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 317*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 318*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19)) 319*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 320*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 321*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 322*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 323*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 324*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) 325*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27)) 326*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 327*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 328*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 329*2ad6b513STimur Tabi 330*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 331*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 332*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 333*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 334*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 335*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 336*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 337*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 338*2ad6b513STimur Tabi 339*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \ 340*2ad6b513STimur Tabi | CFG_LBC_LSDMR_BSMA1516 \ 341*2ad6b513STimur Tabi | CFG_LBC_LSDMR_RFCR8 \ 342*2ad6b513STimur Tabi | CFG_LBC_LSDMR_PRETOACT6 \ 343*2ad6b513STimur Tabi | CFG_LBC_LSDMR_ACTTORW3 \ 344*2ad6b513STimur Tabi | CFG_LBC_LSDMR_BL8 \ 345*2ad6b513STimur Tabi | CFG_LBC_LSDMR_WRC3 \ 346*2ad6b513STimur Tabi | CFG_LBC_LSDMR_CL3 \ 347*2ad6b513STimur Tabi ) 348*2ad6b513STimur Tabi 349*2ad6b513STimur Tabi /* 350*2ad6b513STimur Tabi * SDRAM Controller configuration sequence. 351*2ad6b513STimur Tabi */ 352*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ 353*2ad6b513STimur Tabi | CFG_LBC_LSDMR_OP_PCHALL) 354*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ 355*2ad6b513STimur Tabi | CFG_LBC_LSDMR_OP_ARFRSH) 356*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ 357*2ad6b513STimur Tabi | CFG_LBC_LSDMR_OP_ARFRSH) 358*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ 359*2ad6b513STimur Tabi | CFG_LBC_LSDMR_OP_MRW) 360*2ad6b513STimur Tabi #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ 361*2ad6b513STimur Tabi | CFG_LBC_LSDMR_OP_NORMAL) 362*2ad6b513STimur Tabi #endif 363*2ad6b513STimur Tabi 364*2ad6b513STimur Tabi /* 365*2ad6b513STimur Tabi * Serial Port 366*2ad6b513STimur Tabi */ 367*2ad6b513STimur Tabi #define CONFIG_CONS_INDEX 1 368*2ad6b513STimur Tabi #undef CONFIG_SERIAL_SOFTWARE_FIFO 369*2ad6b513STimur Tabi #define CFG_NS16550 370*2ad6b513STimur Tabi #define CFG_NS16550_SERIAL 371*2ad6b513STimur Tabi #define CFG_NS16550_REG_SIZE 1 372*2ad6b513STimur Tabi #define CFG_NS16550_CLK get_bus_freq(0) 373*2ad6b513STimur Tabi 374*2ad6b513STimur Tabi #define CFG_BAUDRATE_TABLE \ 375*2ad6b513STimur Tabi {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 376*2ad6b513STimur Tabi 377*2ad6b513STimur Tabi #define CFG_NS16550_COM1 (CFG_IMMRBAR + 0x4500) 378*2ad6b513STimur Tabi #define CFG_NS16550_COM2 (CFG_IMMRBAR + 0x4600) 379*2ad6b513STimur Tabi 380*2ad6b513STimur Tabi /* Use the HUSH parser */ 381*2ad6b513STimur Tabi #define CFG_HUSH_PARSER 382*2ad6b513STimur Tabi #ifdef CFG_HUSH_PARSER 383*2ad6b513STimur Tabi #define CFG_PROMPT_HUSH_PS2 "> " 384*2ad6b513STimur Tabi #endif 385*2ad6b513STimur Tabi 386*2ad6b513STimur Tabi 387*2ad6b513STimur Tabi #ifdef CONFIG_PCI 388*2ad6b513STimur Tabi 389*2ad6b513STimur Tabi #define CONFIG_MPC83XX_PCI2 390*2ad6b513STimur Tabi 391*2ad6b513STimur Tabi /* 392*2ad6b513STimur Tabi * General PCI 393*2ad6b513STimur Tabi * Addresses are mapped 1-1. 394*2ad6b513STimur Tabi */ 395*2ad6b513STimur Tabi #define CFG_PCI1_MEM_BASE 0x80000000 396*2ad6b513STimur Tabi #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 397*2ad6b513STimur Tabi #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */ 398*2ad6b513STimur Tabi #define CFG_PCI1_MMIO_BASE (CFG_PCI1_MEM_BASE + CFG_PCI1_MEM_SIZE) 399*2ad6b513STimur Tabi #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE 400*2ad6b513STimur Tabi #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 401*2ad6b513STimur Tabi #define CFG_PCI1_IO_BASE 0x00000000 402*2ad6b513STimur Tabi #define CFG_PCI1_IO_PHYS 0xE2000000 403*2ad6b513STimur Tabi #define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */ 404*2ad6b513STimur Tabi 405*2ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_PCI2 406*2ad6b513STimur Tabi #define CFG_PCI2_MEM_BASE (CFG_PCI1_MMIO_BASE + CFG_PCI1_MMIO_SIZE) 407*2ad6b513STimur Tabi #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 408*2ad6b513STimur Tabi #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */ 409*2ad6b513STimur Tabi #define CFG_PCI2_MMIO_BASE (CFG_PCI2_MEM_BASE + CFG_PCI2_MEM_SIZE) 410*2ad6b513STimur Tabi #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE 411*2ad6b513STimur Tabi #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 412*2ad6b513STimur Tabi #define CFG_PCI2_IO_BASE 0x00000000 413*2ad6b513STimur Tabi #define CFG_PCI2_IO_PHYS (CFG_PCI1_IO_PHYS + CFG_PCI1_IO_SIZE) 414*2ad6b513STimur Tabi #define CFG_PCI2_IO_SIZE 0x01000000 /* 16M */ 415*2ad6b513STimur Tabi #endif 416*2ad6b513STimur Tabi 417*2ad6b513STimur Tabi #define _IO_BASE 0x00000000 /* points to PCI I/O space */ 418*2ad6b513STimur Tabi 419*2ad6b513STimur Tabi #define CONFIG_NET_MULTI 420*2ad6b513STimur Tabi #define CONFIG_PCI_PNP /* do pci plug-and-play */ 421*2ad6b513STimur Tabi 422*2ad6b513STimur Tabi #ifdef CONFIG_RTL8139 423*2ad6b513STimur Tabi /* This macro is used by RTL8139 but not defined in PPC architecture */ 424*2ad6b513STimur Tabi #define KSEG1ADDR(x) (x) 425*2ad6b513STimur Tabi #endif 426*2ad6b513STimur Tabi 427*2ad6b513STimur Tabi #ifndef CONFIG_PCI_PNP 428*2ad6b513STimur Tabi #define PCI_ENET0_IOADDR 0x00000000 429*2ad6b513STimur Tabi #define PCI_ENET0_MEMADDR CFG_PCI2_MEM_BASE 430*2ad6b513STimur Tabi #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */ 431*2ad6b513STimur Tabi #endif 432*2ad6b513STimur Tabi 433*2ad6b513STimur Tabi #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 434*2ad6b513STimur Tabi 435*2ad6b513STimur Tabi #endif 436*2ad6b513STimur Tabi 437*2ad6b513STimur Tabi /* TSEC */ 438*2ad6b513STimur Tabi 439*2ad6b513STimur Tabi #ifdef CONFIG_TSEC_ENET 440*2ad6b513STimur Tabi 441*2ad6b513STimur Tabi #ifndef CONFIG_NET_MULTI 442*2ad6b513STimur Tabi #define CONFIG_NET_MULTI 443*2ad6b513STimur Tabi #endif 444*2ad6b513STimur Tabi 445*2ad6b513STimur Tabi #define CONFIG_MII 446*2ad6b513STimur Tabi #define CONFIG_PHY_GIGE /* In case CFG_CMD_MII is specified */ 447*2ad6b513STimur Tabi 448*2ad6b513STimur Tabi #define CONFIG_MPC83XX_TSEC1 449*2ad6b513STimur Tabi 450*2ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_TSEC1 451*2ad6b513STimur Tabi #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0" 452*2ad6b513STimur Tabi #define CFG_TSEC1_OFFSET 0x24000 453*2ad6b513STimur Tabi #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */ 454*2ad6b513STimur Tabi #define TSEC1_PHYIDX 0 455*2ad6b513STimur Tabi #endif 456*2ad6b513STimur Tabi 457*2ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_TSEC2 458*2ad6b513STimur Tabi #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1" 459*2ad6b513STimur Tabi #define CFG_TSEC2_OFFSET 0x25000 460*2ad6b513STimur Tabi #define CONFIG_UNKNOWN_TSEC /* TSEC2 is proprietary */ 461*2ad6b513STimur Tabi #define TSEC2_PHY_ADDR 4 462*2ad6b513STimur Tabi #define TSEC2_PHYIDX 0 463*2ad6b513STimur Tabi #endif 464*2ad6b513STimur Tabi 465*2ad6b513STimur Tabi #define CONFIG_ETHPRIME "Freescale TSEC" 466*2ad6b513STimur Tabi 467*2ad6b513STimur Tabi #endif 468*2ad6b513STimur Tabi 469*2ad6b513STimur Tabi 470*2ad6b513STimur Tabi /* 471*2ad6b513STimur Tabi * Environment 472*2ad6b513STimur Tabi */ 473*2ad6b513STimur Tabi #ifndef CFG_RAMBOOT 474*2ad6b513STimur Tabi #define CFG_ENV_IS_IN_FLASH 475*2ad6b513STimur Tabi #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 476*2ad6b513STimur Tabi #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 477*2ad6b513STimur Tabi #define CFG_ENV_SIZE 0x2000 478*2ad6b513STimur Tabi #else 479*2ad6b513STimur Tabi #define CFG_NO_FLASH /* Flash is not usable now */ 480*2ad6b513STimur Tabi #define CFG_ENV_IS_NOWHERE /* Store ENV in memory only */ 481*2ad6b513STimur Tabi #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 482*2ad6b513STimur Tabi #define CFG_ENV_SIZE 0x2000 483*2ad6b513STimur Tabi #endif 484*2ad6b513STimur Tabi 485*2ad6b513STimur Tabi #define CONFIG_LOADS_ECHO /* echo on for serial download */ 486*2ad6b513STimur Tabi #define CFG_LOADS_BAUD_CHANGE /* allow baudrate change */ 487*2ad6b513STimur Tabi 488*2ad6b513STimur Tabi /* CONFIG_COMMANDS */ 489*2ad6b513STimur Tabi 490*2ad6b513STimur Tabi #ifdef CONFIG_COMPACT_FLASH 491*2ad6b513STimur Tabi #define CONFIG_COMMANDS_CF (CFG_CMD_IDE | CFG_CMD_FAT) 492*2ad6b513STimur Tabi #else 493*2ad6b513STimur Tabi #define CONFIG_COMMANDS_CF 0 494*2ad6b513STimur Tabi #endif 495*2ad6b513STimur Tabi 496*2ad6b513STimur Tabi #ifdef CONFIG_PCI 497*2ad6b513STimur Tabi #define CONFIG_COMMANDS_PCI CFG_CMD_PCI 498*2ad6b513STimur Tabi #else 499*2ad6b513STimur Tabi #define CONFIG_COMMANDS_PCI 0 500*2ad6b513STimur Tabi #endif 501*2ad6b513STimur Tabi 502*2ad6b513STimur Tabi #ifdef CONFIG_HARD_I2C 503*2ad6b513STimur Tabi #define CONFIG_COMMANDS_I2C CFG_CMD_I2C 504*2ad6b513STimur Tabi #else 505*2ad6b513STimur Tabi #define CONFIG_COMMANDS_I2C 0 506*2ad6b513STimur Tabi #endif 507*2ad6b513STimur Tabi 508*2ad6b513STimur Tabi #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \ 509*2ad6b513STimur Tabi CONFIG_COMMANDS_CF | \ 510*2ad6b513STimur Tabi CFG_CMD_NET | \ 511*2ad6b513STimur Tabi CFG_CMD_PING | \ 512*2ad6b513STimur Tabi CONFIG_COMMANDS_I2C | \ 513*2ad6b513STimur Tabi CONFIG_COMMANDS_PCI | \ 514*2ad6b513STimur Tabi CFG_CMD_SDRAM | \ 515*2ad6b513STimur Tabi CFG_CMD_DATE | \ 516*2ad6b513STimur Tabi CFG_CMD_CACHE | \ 517*2ad6b513STimur Tabi CFG_CMD_IRQ) 518*2ad6b513STimur Tabi #include <cmd_confdefs.h> 519*2ad6b513STimur Tabi 520*2ad6b513STimur Tabi /* Watchdog */ 521*2ad6b513STimur Tabi 522*2ad6b513STimur Tabi #undef CONFIG_WATCHDOG /* watchdog disabled */ 523*2ad6b513STimur Tabi #ifdef CONFIG_WATCHDOG 524*2ad6b513STimur Tabi #define CFG_WATCHDOG_VALUE 0xFFFFFFC3 525*2ad6b513STimur Tabi #endif 526*2ad6b513STimur Tabi 527*2ad6b513STimur Tabi /* 528*2ad6b513STimur Tabi * Miscellaneous configurable options 529*2ad6b513STimur Tabi */ 530*2ad6b513STimur Tabi #define CFG_LONGHELP /* undef to save memory */ 531*2ad6b513STimur Tabi #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 532*2ad6b513STimur Tabi #define CFG_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */ 533*2ad6b513STimur Tabi 534*2ad6b513STimur Tabi #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 535*2ad6b513STimur Tabi #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 536*2ad6b513STimur Tabi #else 537*2ad6b513STimur Tabi #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 538*2ad6b513STimur Tabi #endif 539*2ad6b513STimur Tabi 540*2ad6b513STimur Tabi #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print Buffer Size */ 541*2ad6b513STimur Tabi #define CFG_MAXARGS 16 /* max number of command args */ 542*2ad6b513STimur Tabi #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 543*2ad6b513STimur Tabi #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 544*2ad6b513STimur Tabi 545*2ad6b513STimur Tabi /* 546*2ad6b513STimur Tabi * For booting Linux, the board info and command line data 547*2ad6b513STimur Tabi * have to be in the first 8 MB of memory, since this is 548*2ad6b513STimur Tabi * the maximum mapped by the Linux kernel during initialization. 549*2ad6b513STimur Tabi */ 550*2ad6b513STimur Tabi #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 551*2ad6b513STimur Tabi 552*2ad6b513STimur Tabi /* Cache Configuration */ 553*2ad6b513STimur Tabi #define CFG_DCACHE_SIZE 32768 554*2ad6b513STimur Tabi #define CFG_CACHELINE_SIZE 32 555*2ad6b513STimur Tabi #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 556*2ad6b513STimur Tabi #define CFG_CACHELINE_SHIFT 5 /* log2 of the above value */ 557*2ad6b513STimur Tabi #endif 558*2ad6b513STimur Tabi 559*2ad6b513STimur Tabi #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 560*2ad6b513STimur Tabi 561*2ad6b513STimur Tabi #define CFG_HRCW_LOW (\ 562*2ad6b513STimur Tabi HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 563*2ad6b513STimur Tabi HRCWL_DDR_TO_SCB_CLK_1X1 |\ 564*2ad6b513STimur Tabi HRCWL_CSB_TO_CLKIN_4X1 |\ 565*2ad6b513STimur Tabi HRCWL_VCO_1X2 |\ 566*2ad6b513STimur Tabi HRCWL_CORE_TO_CSB_2X1) 567*2ad6b513STimur Tabi 568*2ad6b513STimur Tabi #ifdef PCI_64BIT 569*2ad6b513STimur Tabi #define CFG_HRCW_HIGH (\ 570*2ad6b513STimur Tabi HRCWH_PCI_HOST |\ 571*2ad6b513STimur Tabi HRCWH_64_BIT_PCI |\ 572*2ad6b513STimur Tabi HRCWH_PCI1_ARBITER_ENABLE |\ 573*2ad6b513STimur Tabi HRCWH_PCI2_ARBITER_DISABLE |\ 574*2ad6b513STimur Tabi HRCWH_CORE_ENABLE |\ 575*2ad6b513STimur Tabi HRCWH_FROM_0X00000100 |\ 576*2ad6b513STimur Tabi HRCWH_BOOTSEQ_DISABLE |\ 577*2ad6b513STimur Tabi HRCWH_SW_WATCHDOG_DISABLE |\ 578*2ad6b513STimur Tabi HRCWH_ROM_LOC_LOCAL_16BIT |\ 579*2ad6b513STimur Tabi HRCWH_TSEC1M_IN_GMII |\ 580*2ad6b513STimur Tabi HRCWH_TSEC2M_IN_GMII ) 581*2ad6b513STimur Tabi #else 582*2ad6b513STimur Tabi #define CFG_HRCW_HIGH (\ 583*2ad6b513STimur Tabi HRCWH_PCI_HOST |\ 584*2ad6b513STimur Tabi HRCWH_32_BIT_PCI |\ 585*2ad6b513STimur Tabi HRCWH_PCI1_ARBITER_ENABLE |\ 586*2ad6b513STimur Tabi HRCWH_PCI2_ARBITER_DISABLE |\ 587*2ad6b513STimur Tabi HRCWH_CORE_ENABLE |\ 588*2ad6b513STimur Tabi HRCWH_FROM_0XFFF00100 |\ 589*2ad6b513STimur Tabi HRCWH_BOOTSEQ_DISABLE |\ 590*2ad6b513STimur Tabi HRCWH_SW_WATCHDOG_DISABLE |\ 591*2ad6b513STimur Tabi HRCWH_ROM_LOC_LOCAL_16BIT |\ 592*2ad6b513STimur Tabi HRCWH_TSEC1M_IN_GMII |\ 593*2ad6b513STimur Tabi HRCWH_TSEC2M_IN_GMII ) 594*2ad6b513STimur Tabi #endif 595*2ad6b513STimur Tabi 596*2ad6b513STimur Tabi /* System performance */ 597*2ad6b513STimur Tabi #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 598*2ad6b513STimur Tabi #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 599*2ad6b513STimur Tabi #define CFG_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 600*2ad6b513STimur Tabi #define CFG_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 601*2ad6b513STimur Tabi #define CFG_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 602*2ad6b513STimur Tabi #define CFG_SCCR_TSEC2CM 1 /* TSEC2 & I2C1 clock mode (0-3) */ 603*2ad6b513STimur Tabi #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count */ 604*2ad6b513STimur Tabi 605*2ad6b513STimur Tabi /* System IO Config */ 606*2ad6b513STimur Tabi #define CFG_SICRH SICRH_TSOBI1 /* Needed for gigabit to work on TSEC 1 */ 607*2ad6b513STimur Tabi #define CFG_SICRL SICRL_LDP_A 608*2ad6b513STimur Tabi 609*2ad6b513STimur Tabi #define CFG_HID0_INIT 0x000000000 610*2ad6b513STimur Tabi 611*2ad6b513STimur Tabi #define CFG_HID0_FINAL CFG_HID0_INIT 612*2ad6b513STimur Tabi 613*2ad6b513STimur Tabi #define CFG_HID2 HID2_HBE 614*2ad6b513STimur Tabi 615*2ad6b513STimur Tabi /* DDR @ 0x00000000 */ 616*2ad6b513STimur Tabi #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 617*2ad6b513STimur Tabi #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 618*2ad6b513STimur Tabi 619*2ad6b513STimur Tabi /* PCI @ 0x80000000 */ 620*2ad6b513STimur Tabi #ifdef CONFIG_PCI 621*2ad6b513STimur Tabi #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 622*2ad6b513STimur Tabi #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 623*2ad6b513STimur Tabi #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 624*2ad6b513STimur Tabi #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 625*2ad6b513STimur Tabi #else 626*2ad6b513STimur Tabi #define CFG_IBAT1L 0 627*2ad6b513STimur Tabi #define CFG_IBAT1U 0 628*2ad6b513STimur Tabi #define CFG_IBAT2L 0 629*2ad6b513STimur Tabi #define CFG_IBAT2U 0 630*2ad6b513STimur Tabi #endif 631*2ad6b513STimur Tabi 632*2ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_PCI2 633*2ad6b513STimur Tabi #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 634*2ad6b513STimur Tabi #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 635*2ad6b513STimur Tabi #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 636*2ad6b513STimur Tabi #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 637*2ad6b513STimur Tabi #else 638*2ad6b513STimur Tabi #define CFG_IBAT3L 0 639*2ad6b513STimur Tabi #define CFG_IBAT3U 0 640*2ad6b513STimur Tabi #define CFG_IBAT4L 0 641*2ad6b513STimur Tabi #define CFG_IBAT4U 0 642*2ad6b513STimur Tabi #endif 643*2ad6b513STimur Tabi 644*2ad6b513STimur Tabi /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 645*2ad6b513STimur Tabi #define CFG_IBAT5L (CFG_IMMRBAR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 646*2ad6b513STimur Tabi #define CFG_IBAT5U (CFG_IMMRBAR | BATU_BL_256M | BATU_VS | BATU_VP) 647*2ad6b513STimur Tabi 648*2ad6b513STimur Tabi /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 649*2ad6b513STimur Tabi #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 650*2ad6b513STimur Tabi #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 651*2ad6b513STimur Tabi 652*2ad6b513STimur Tabi #define CFG_IBAT7L 0 653*2ad6b513STimur Tabi #define CFG_IBAT7U 0 654*2ad6b513STimur Tabi 655*2ad6b513STimur Tabi #define CFG_DBAT0L CFG_IBAT0L 656*2ad6b513STimur Tabi #define CFG_DBAT0U CFG_IBAT0U 657*2ad6b513STimur Tabi #define CFG_DBAT1L CFG_IBAT1L 658*2ad6b513STimur Tabi #define CFG_DBAT1U CFG_IBAT1U 659*2ad6b513STimur Tabi #define CFG_DBAT2L CFG_IBAT2L 660*2ad6b513STimur Tabi #define CFG_DBAT2U CFG_IBAT2U 661*2ad6b513STimur Tabi #define CFG_DBAT3L CFG_IBAT3L 662*2ad6b513STimur Tabi #define CFG_DBAT3U CFG_IBAT3U 663*2ad6b513STimur Tabi #define CFG_DBAT4L CFG_IBAT4L 664*2ad6b513STimur Tabi #define CFG_DBAT4U CFG_IBAT4U 665*2ad6b513STimur Tabi #define CFG_DBAT5L CFG_IBAT5L 666*2ad6b513STimur Tabi #define CFG_DBAT5U CFG_IBAT5U 667*2ad6b513STimur Tabi #define CFG_DBAT6L CFG_IBAT6L 668*2ad6b513STimur Tabi #define CFG_DBAT6U CFG_IBAT6U 669*2ad6b513STimur Tabi #define CFG_DBAT7L CFG_IBAT7L 670*2ad6b513STimur Tabi #define CFG_DBAT7U CFG_IBAT7U 671*2ad6b513STimur Tabi 672*2ad6b513STimur Tabi /* 673*2ad6b513STimur Tabi * Internal Definitions 674*2ad6b513STimur Tabi * 675*2ad6b513STimur Tabi * Boot Flags 676*2ad6b513STimur Tabi */ 677*2ad6b513STimur Tabi #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 678*2ad6b513STimur Tabi #define BOOTFLAG_WARM 0x02 /* Software reboot */ 679*2ad6b513STimur Tabi 680*2ad6b513STimur Tabi #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 681*2ad6b513STimur Tabi #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 682*2ad6b513STimur Tabi #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 683*2ad6b513STimur Tabi #endif 684*2ad6b513STimur Tabi 685*2ad6b513STimur Tabi 686*2ad6b513STimur Tabi /* 687*2ad6b513STimur Tabi * Environment Configuration 688*2ad6b513STimur Tabi */ 689*2ad6b513STimur Tabi #define CONFIG_ENV_OVERWRITE 690*2ad6b513STimur Tabi 691*2ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_TSEC1 692*2ad6b513STimur Tabi #define CONFIG_ETHADDR 00:E0:0C:00:8C:01 693*2ad6b513STimur Tabi #endif 694*2ad6b513STimur Tabi 695*2ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_TSEC2 696*2ad6b513STimur Tabi #define CONFIG_HAS_ETH1 697*2ad6b513STimur Tabi #define CONFIG_ETH1ADDR 00:E0:0C:00:8C:02 698*2ad6b513STimur Tabi #endif 699*2ad6b513STimur Tabi 700*2ad6b513STimur Tabi #define CONFIG_IPADDR 10.82.19.159 701*2ad6b513STimur Tabi #define CONFIG_SERVERIP 10.82.48.106 702*2ad6b513STimur Tabi #define CONFIG_GATEWAYIP 10.82.19.254 703*2ad6b513STimur Tabi #define CONFIG_NETMASK 255.255.252.0 704*2ad6b513STimur Tabi 705*2ad6b513STimur Tabi 706*2ad6b513STimur Tabi #define CONFIG_HOSTNAME mpc8349emitx 707*2ad6b513STimur Tabi #define CONFIG_ROOTPATH /nfsroot0/u/timur/itx-ltib/rootfs 708*2ad6b513STimur Tabi #define CONFIG_BOOTFILE timur/uImage 709*2ad6b513STimur Tabi 710*2ad6b513STimur Tabi #define CONFIG_UBOOTPATH timur/u-boot.bin 711*2ad6b513STimur Tabi #define CONFIG_UBOOTSTART fe700000 712*2ad6b513STimur Tabi #define CONFIG_UBOOTEND fe77ffff 713*2ad6b513STimur Tabi 714*2ad6b513STimur Tabi #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 715*2ad6b513STimur Tabi 716*2ad6b513STimur Tabi #define CONFIG_BAUDRATE 115200 717*2ad6b513STimur Tabi 718*2ad6b513STimur Tabi #undef CONFIG_BOOTCOMMAND 719*2ad6b513STimur Tabi #ifdef CONFIG_BOOTCOMMAND 720*2ad6b513STimur Tabi #define CONFIG_BOOTDELAY 6 721*2ad6b513STimur Tabi #else 722*2ad6b513STimur Tabi #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */ 723*2ad6b513STimur Tabi #endif 724*2ad6b513STimur Tabi 725*2ad6b513STimur Tabi #define CONFIG_BOOTARGS \ 726*2ad6b513STimur Tabi "root=/dev/nfs rw nfsroot=$serverip:$rootpath " \ 727*2ad6b513STimur Tabi "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 728*2ad6b513STimur Tabi "console=ttyS0,$baudrate $othbootargs" 729*2ad6b513STimur Tabi 730*2ad6b513STimur Tabi #define XMK_STR(x) #x 731*2ad6b513STimur Tabi #define MK_STR(x) XMK_STR(x) 732*2ad6b513STimur Tabi 733*2ad6b513STimur Tabi #define CONFIG_EXTRA_ENV_SETTINGS \ 734*2ad6b513STimur Tabi "netdev=eth0\0" \ 735*2ad6b513STimur Tabi "tftpflash=tftpboot $loadaddr " MK_STR(CONFIG_UBOOTPATH) "; " \ 736*2ad6b513STimur Tabi "erase " MK_STR(CONFIG_UBOOTSTART) " " MK_STR(CONFIG_UBOOTEND) "; " \ 737*2ad6b513STimur Tabi "cp.b $loadaddr " MK_STR(CONFIG_UBOOTSTART) " $filesize; " \ 738*2ad6b513STimur Tabi "cmp.b $loadaddr " MK_STR(CONFIG_UBOOTSTART) " $filesize\0" \ 739*2ad6b513STimur Tabi "tftpupdate=tftpboot $loadaddr " MK_STR(CONFIG_UBOOTPATH) "; " \ 740*2ad6b513STimur Tabi "protect off FEF00000 FEF7FFFF; " \ 741*2ad6b513STimur Tabi "erase FEF00000 FEF7FFFF; " \ 742*2ad6b513STimur Tabi "cp.b $loadaddr FEF00000 $filesize; " \ 743*2ad6b513STimur Tabi "protect on FEF00000 FEF7FFFF; " \ 744*2ad6b513STimur Tabi "cmp.b $loadaddr FEF00000 $filesize\0" \ 745*2ad6b513STimur Tabi "tftplinux=tftpboot $loadaddr $bootfile; bootm\0" \ 746*2ad6b513STimur Tabi "copyuboot=erase " MK_STR(CONFIG_UBOOTSTART) " " MK_STR(CONFIG_UBOOTEND) "; " \ 747*2ad6b513STimur Tabi "cp.b fef00000 " MK_STR(CONFIG_UBOOTSTART) " 80000\0" 748*2ad6b513STimur Tabi 749*2ad6b513STimur Tabi 750*2ad6b513STimur Tabi #undef MK_STR 751*2ad6b513STimur Tabi #undef XMK_STR 752*2ad6b513STimur Tabi 753*2ad6b513STimur Tabi #endif 754