xref: /rk3399_rockchip-uboot/include/configs/MPC8349ITX.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
12ad6b513STimur Tabi /*
24c2e3da8SKumar Gala  * Copyright (C) Freescale Semiconductor, Inc. 2006.
32ad6b513STimur Tabi  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
52ad6b513STimur Tabi  */
62ad6b513STimur Tabi 
72ad6b513STimur Tabi /*
87a78f148STimur Tabi  MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
92ad6b513STimur Tabi 
102ad6b513STimur Tabi  Memory map:
112ad6b513STimur Tabi 
122ad6b513STimur Tabi  0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
132ad6b513STimur Tabi  0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
142ad6b513STimur Tabi  0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
152ad6b513STimur Tabi  0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
162ad6b513STimur Tabi  0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
172ad6b513STimur Tabi  0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
187a78f148STimur Tabi  0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
192ad6b513STimur Tabi  0xF001_0000-0xF001_FFFF Local bus expansion slot
207a78f148STimur Tabi  0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
217a78f148STimur Tabi  0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
227a78f148STimur Tabi  0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
232ad6b513STimur Tabi 
242ad6b513STimur Tabi  I2C address list:
252ad6b513STimur Tabi 						Align.	Board
262ad6b513STimur Tabi  Bus	Addr	Part No.	Description	Length	Location
272ad6b513STimur Tabi  ----------------------------------------------------------------
28be5e6181STimur Tabi  I2C0	0x50	M24256-BWMN6P	Board EEPROM	2	U64
292ad6b513STimur Tabi 
30be5e6181STimur Tabi  I2C1	0x20	PCF8574		I2C Expander	0	U8
31be5e6181STimur Tabi  I2C1	0x21	PCF8574		I2C Expander	0	U10
32be5e6181STimur Tabi  I2C1	0x38	PCF8574A	I2C Expander	0	U8
33be5e6181STimur Tabi  I2C1	0x39	PCF8574A	I2C Expander	0	U10
34be5e6181STimur Tabi  I2C1	0x51	(DDR)		DDR EEPROM	1	U1
35be5e6181STimur Tabi  I2C1	0x68	DS1339		RTC		1	U68
362ad6b513STimur Tabi 
372ad6b513STimur Tabi  Note that a given board has *either* a pair of 8574s or a pair of 8574As.
382ad6b513STimur Tabi */
392ad6b513STimur Tabi 
402ad6b513STimur Tabi #ifndef __CONFIG_H
412ad6b513STimur Tabi #define __CONFIG_H
422ad6b513STimur Tabi 
4314d0a02aSWolfgang Denk #if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOWBOOT
457a78f148STimur Tabi #endif
462ad6b513STimur Tabi 
472ad6b513STimur Tabi /*
482ad6b513STimur Tabi  * High Level Configuration Options
492ad6b513STimur Tabi  */
502c7920afSPeter Tyser #define CONFIG_MPC834x		/* MPC834x family (8343, 8347, 8349) */
512ad6b513STimur Tabi #define CONFIG_MPC8349		/* MPC8349 specific */
522ad6b513STimur Tabi 
532ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
542ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xFEF00000
552ae18241SWolfgang Denk #endif
562ae18241SWolfgang Denk 
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR	0xE0000000	/* The IMMR is relocated to here */
582ad6b513STimur Tabi 
5989c7784eSTimur Tabi #define CONFIG_MISC_INIT_F
6089c7784eSTimur Tabi #define CONFIG_MISC_INIT_R
617a78f148STimur Tabi 
6289c7784eSTimur Tabi /*
6389c7784eSTimur Tabi  * On-board devices
6489c7784eSTimur Tabi  */
657a78f148STimur Tabi 
667a78f148STimur Tabi #ifdef CONFIG_MPC8349ITX
67396abba2SJoe Hershberger /* The CF card interface on the back of the board */
68396abba2SJoe Hershberger #define CONFIG_COMPACT_FLASH
6989c7784eSTimur Tabi #define CONFIG_VSC7385_ENET	/* VSC7385 ethernet support */
70c9e34fe2SValeriy Glushkov #define CONFIG_SATA_SIL3114	/* SIL3114 SATA controller */
71c31e1326SValeriy Glushkov #define CONFIG_SYS_USB_HOST	/* use the EHCI USB controller */
727a78f148STimur Tabi #endif
737a78f148STimur Tabi 
742ad6b513STimur Tabi #define CONFIG_RTC_DS1337
7500f792e0SHeiko Schocher #define CONFIG_SYS_I2C
767a78f148STimur Tabi #define CONFIG_TSEC_ENET		/* TSEC Ethernet support */
777a78f148STimur Tabi 
787a78f148STimur Tabi /*
797a78f148STimur Tabi  * Device configurations
807a78f148STimur Tabi  */
812ad6b513STimur Tabi 
822ad6b513STimur Tabi /* I2C */
8300f792e0SHeiko Schocher #ifdef CONFIG_SYS_I2C
8400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
8500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
8600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
8700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
8800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
8900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
9000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
912ad6b513STimur Tabi 
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1	/* The I2C bus for SPD */
93b7be63abSValeriy Glushkov #define CONFIG_SYS_RTC_BUS_NUM		1	/* The I2C bus for RTC */
942ad6b513STimur Tabi 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_8574_ADDR1	0x20	/* I2C1, PCF8574 */
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_8574_ADDR2	0x21	/* I2C1, PCF8574 */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_8574A_ADDR1	0x38	/* I2C1, PCF8574A */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_8574A_ADDR2	0x39	/* I2C1, PCF8574A */
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50	/* I2C0, Board EEPROM */
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR		0x68	/* I2C1, DS1339 RTC*/
101be5e6181STimur Tabi #define SPD_EEPROM_ADDRESS		0x51	/* I2C1, DDR */
1022ad6b513STimur Tabi 
1032ad6b513STimur Tabi /* Don't probe these addresses: */
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{ {1, CONFIG_SYS_I2C_8574_ADDR1}, \
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 				 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 				 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 				 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
1082ad6b513STimur Tabi /* Bit definitions for the 8574[A] I2C expander */
109396abba2SJoe Hershberger 				/* Board revision, 00=0.0, 01=0.1, 10=1.0 */
110396abba2SJoe Hershberger #define I2C_8574_REVISION	0x03
1112ad6b513STimur Tabi #define I2C_8574_CF		0x08	/* 1=Compact flash absent, 0=present */
1122ad6b513STimur Tabi #define I2C_8574_MPCICLKRN	0x10	/* MiniPCI Clk Run */
1132ad6b513STimur Tabi #define I2C_8574_PCI66		0x20	/* 0=33MHz PCI, 1=66MHz PCI */
1142ad6b513STimur Tabi #define I2C_8574_FLASHSIDE	0x40	/* 0=Reset vector from U4, 1=from U7*/
1152ad6b513STimur Tabi 
1162ad6b513STimur Tabi #endif
1172ad6b513STimur Tabi 
1187a78f148STimur Tabi /* Compact Flash */
1192ad6b513STimur Tabi #ifdef CONFIG_COMPACT_FLASH
1202ad6b513STimur Tabi 
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS		1
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE	1
1232ad6b513STimur Tabi 
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_CF_BASE
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET	0x0000
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET	0
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET	0x0200
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE		2
1302ad6b513STimur Tabi 
131396abba2SJoe Hershberger /* If a CF card is not inserted, time out quickly */
132396abba2SJoe Hershberger #define ATA_RESET_TIME	1
1332ad6b513STimur Tabi 
134c9e34fe2SValeriy Glushkov #endif
135c9e34fe2SValeriy Glushkov 
136c9e34fe2SValeriy Glushkov /*
137c9e34fe2SValeriy Glushkov  * SATA
138c9e34fe2SValeriy Glushkov  */
139c9e34fe2SValeriy Glushkov #ifdef CONFIG_SATA_SIL3114
140c9e34fe2SValeriy Glushkov 
141c9e34fe2SValeriy Glushkov #define CONFIG_SYS_SATA_MAX_DEVICE      4
142c9e34fe2SValeriy Glushkov #define CONFIG_LIBATA
143c9e34fe2SValeriy Glushkov #define CONFIG_LBA48
1442ad6b513STimur Tabi 
1457a78f148STimur Tabi #endif
1462ad6b513STimur Tabi 
147c31e1326SValeriy Glushkov #ifdef CONFIG_SYS_USB_HOST
148c31e1326SValeriy Glushkov /*
149c31e1326SValeriy Glushkov  * Support USB
150c31e1326SValeriy Glushkov  */
151c31e1326SValeriy Glushkov #define CONFIG_USB_EHCI_FSL
152c31e1326SValeriy Glushkov 
153c31e1326SValeriy Glushkov /* Current USB implementation supports the only USB controller,
154c31e1326SValeriy Glushkov  * so we have to choose between the MPH or the DR ones */
155c31e1326SValeriy Glushkov #if 1
156c31e1326SValeriy Glushkov #define CONFIG_HAS_FSL_MPH_USB
157c31e1326SValeriy Glushkov #else
158c31e1326SValeriy Glushkov #define CONFIG_HAS_FSL_DR_USB
159c31e1326SValeriy Glushkov #endif
160c31e1326SValeriy Glushkov 
161c31e1326SValeriy Glushkov #endif
162c31e1326SValeriy Glushkov 
1637a78f148STimur Tabi /*
1647a78f148STimur Tabi  * DDR Setup
1657a78f148STimur Tabi  */
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory*/
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x1000	/* memtest region */
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x2000
1727a78f148STimur Tabi 
173396abba2SJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	(DDR_SDRAM_CLK_CNTL_SS_EN \
174396abba2SJoe Hershberger 					| DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
175f64702b7STimur Tabi 
176b7be63abSValeriy Glushkov #define CONFIG_VERY_BIG_RAM
177b7be63abSValeriy Glushkov #define CONFIG_MAX_MEM_MAPPED   ((phys_size_t)256 << 20)
178b7be63abSValeriy Glushkov 
17900f792e0SHeiko Schocher #ifdef CONFIG_SYS_I2C
1807a78f148STimur Tabi #define CONFIG_SPD_EEPROM		/* use SPD EEPROM for DDR setup*/
1817a78f148STimur Tabi #endif
1827a78f148STimur Tabi 
183396abba2SJoe Hershberger /* No SPD? Then manually set up DDR parameters */
184396abba2SJoe Hershberger #ifndef CONFIG_SPD_EEPROM
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_SIZE		256	/* Mb */
1862e651b24SJoe Hershberger     #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
187396abba2SJoe Hershberger 					| CSCONFIG_ROW_BIT_13 \
188396abba2SJoe Hershberger 					| CSCONFIG_COL_BIT_10)
1897a78f148STimur Tabi 
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_1	0x26242321
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_DDR_TIMING_2	0x00000800  /* P9-45, may need tuning */
1927a78f148STimur Tabi #endif
1937a78f148STimur Tabi 
1947a78f148STimur Tabi /*
1957a78f148STimur Tabi  *Flash on the Local Bus
1967a78f148STimur Tabi  */
1977a78f148STimur Tabi 
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
19900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000	/* start of FLASH   */
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
202396abba2SJoe Hershberger /* 127 64KB sectors + 8 8KB sectors per device */
203396abba2SJoe Hershberger #define CONFIG_SYS_MAX_FLASH_SECT	135
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
2077a78f148STimur Tabi 
2087a78f148STimur Tabi /* The ITX has two flash chips, but the ITX-GP has only one.  To support both
2097a78f148STimur Tabi boards, we say we have two, but don't display a message if we find only one. */
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
212396abba2SJoe Hershberger #define CONFIG_SYS_FLASH_BANKS_LIST	\
213396abba2SJoe Hershberger 		{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		16	/* FLASH size in MB */
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
2167a78f148STimur Tabi 
21789c7784eSTimur Tabi /* Vitesse 7385 */
21889c7784eSTimur Tabi 
21989c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET
22089c7784eSTimur Tabi 
22189c7784eSTimur Tabi #define CONFIG_TSEC2
22289c7784eSTimur Tabi 
22389c7784eSTimur Tabi /* The flash address and size of the VSC7385 firmware image */
22489c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE		0xFEFFE000
22589c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE_SIZE	8192
22689c7784eSTimur Tabi 
22789c7784eSTimur Tabi #endif
22889c7784eSTimur Tabi 
2297a78f148STimur Tabi /*
2307a78f148STimur Tabi  * BRx, ORx, LBLAWBARx, and LBLAWARx
2317a78f148STimur Tabi  */
2327a78f148STimur Tabi 
2337a78f148STimur Tabi /* Flash */
2347a78f148STimur Tabi 
2357d6a0982SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
2367d6a0982SJoe Hershberger 				| BR_PS_16 \
2377d6a0982SJoe Hershberger 				| BR_MS_GPCM \
2387d6a0982SJoe Hershberger 				| BR_V)
2397d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
240396abba2SJoe Hershberger 				| OR_UPM_XAM \
241396abba2SJoe Hershberger 				| OR_GPCM_CSNT \
242396abba2SJoe Hershberger 				| OR_GPCM_ACS_DIV2 \
243396abba2SJoe Hershberger 				| OR_GPCM_XACS \
244396abba2SJoe Hershberger 				| OR_GPCM_SCY_15 \
2457d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2467d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
247396abba2SJoe Hershberger 				| OR_GPCM_EAD)
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
2497d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_16MB)
2507a78f148STimur Tabi 
2517a78f148STimur Tabi /* Vitesse 7385 */
2527a78f148STimur Tabi 
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VSC7385_BASE	0xF8000000
2547a78f148STimur Tabi 
25589c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET
25689c7784eSTimur Tabi 
2577d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_VSC7385_BASE \
2587d6a0982SJoe Hershberger 				| BR_PS_8 \
2597d6a0982SJoe Hershberger 				| BR_MS_GPCM \
2607d6a0982SJoe Hershberger 				| BR_V)
261396abba2SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM	(OR_AM_128KB \
262396abba2SJoe Hershberger 				| OR_GPCM_CSNT \
263396abba2SJoe Hershberger 				| OR_GPCM_XACS \
264396abba2SJoe Hershberger 				| OR_GPCM_SCY_15 \
265396abba2SJoe Hershberger 				| OR_GPCM_SETA \
2667d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2677d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
268396abba2SJoe Hershberger 				| OR_GPCM_EAD)
2697a78f148STimur Tabi 
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_VSC7385_BASE
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_128KB)
2727a78f148STimur Tabi 
2737a78f148STimur Tabi #endif
2747a78f148STimur Tabi 
2757a78f148STimur Tabi /* LED */
2767a78f148STimur Tabi 
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LED_BASE	0xF9000000
2787d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_LED_BASE \
2797d6a0982SJoe Hershberger 				| BR_PS_8 \
2807d6a0982SJoe Hershberger 				| BR_MS_GPCM \
2817d6a0982SJoe Hershberger 				| BR_V)
282396abba2SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM	(OR_AM_2MB \
283396abba2SJoe Hershberger 				| OR_GPCM_CSNT \
284396abba2SJoe Hershberger 				| OR_GPCM_ACS_DIV2 \
285396abba2SJoe Hershberger 				| OR_GPCM_XACS \
286396abba2SJoe Hershberger 				| OR_GPCM_SCY_9 \
2877d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2887d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
289396abba2SJoe Hershberger 				| OR_GPCM_EAD)
2907a78f148STimur Tabi 
2917a78f148STimur Tabi /* Compact Flash */
2927a78f148STimur Tabi 
2937a78f148STimur Tabi #ifdef CONFIG_COMPACT_FLASH
2947a78f148STimur Tabi 
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CF_BASE	0xF0000000
2967a78f148STimur Tabi 
297396abba2SJoe Hershberger #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_CF_BASE \
298396abba2SJoe Hershberger 				| BR_PS_16 \
299396abba2SJoe Hershberger 				| BR_MS_UPMA \
300396abba2SJoe Hershberger 				| BR_V)
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM	(OR_UPM_AM | OR_UPM_BI)
3027a78f148STimur Tabi 
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_CF_BASE
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_64KB)
3057a78f148STimur Tabi 
3067a78f148STimur Tabi #endif
3077a78f148STimur Tabi 
3087a78f148STimur Tabi /*
3097a78f148STimur Tabi  * U-Boot memory configuration
3107a78f148STimur Tabi  */
31114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
3122ad6b513STimur Tabi 
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
3152ad6b513STimur Tabi #else
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
3172ad6b513STimur Tabi #endif
3182ad6b513STimur Tabi 
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK
320396abba2SJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000	/* Initial RAM addr */
321553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM*/
3222ad6b513STimur Tabi 
323396abba2SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
324396abba2SJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
3262ad6b513STimur Tabi 
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
32816c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN	(512 * 1024) /* Reserve 512 kB for Mon */
329c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN	(256 * 1024) /* Reserved for malloc */
3302ad6b513STimur Tabi 
3312ad6b513STimur Tabi /*
3322ad6b513STimur Tabi  * Local Bus LCRR and LBCR regs
3332ad6b513STimur Tabi  *    LCRR:  DLL bypass, Clock divider is 4
3342ad6b513STimur Tabi  * External Local Bus rate is
3352ad6b513STimur Tabi  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
3362ad6b513STimur Tabi  */
337c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
338c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_4
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR	0x00000000
3402ad6b513STimur Tabi 
341396abba2SJoe Hershberger 				/* LB sdram refresh timer, about 6us */
342396abba2SJoe Hershberger #define CONFIG_SYS_LBC_LSRT	0x32000000
343396abba2SJoe Hershberger 				/* LB refresh timer prescal, 266MHz/32*/
344396abba2SJoe Hershberger #define CONFIG_SYS_LBC_MRTPR	0x20000000
3452ad6b513STimur Tabi 
3462ad6b513STimur Tabi /*
3472ad6b513STimur Tabi  * Serial Port
3482ad6b513STimur Tabi  */
3492ad6b513STimur Tabi #define CONFIG_CONS_INDEX	1
3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
3532ad6b513STimur Tabi 
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
3552ad6b513STimur Tabi 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
3562ad6b513STimur Tabi 
357*83302fb8SSimon Glass #define CONSOLE			ttyS0
3587a78f148STimur Tabi 
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR + 0x4500)
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR + 0x4600)
3612ad6b513STimur Tabi 
3627a78f148STimur Tabi /*
3637a78f148STimur Tabi  * PCI
3647a78f148STimur Tabi  */
3652ad6b513STimur Tabi #ifdef CONFIG_PCI
366842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
3672ad6b513STimur Tabi 
3682ad6b513STimur Tabi #define CONFIG_MPC83XX_PCI2
3692ad6b513STimur Tabi 
3702ad6b513STimur Tabi /*
3712ad6b513STimur Tabi  * General PCI
3722ad6b513STimur Tabi  * Addresses are mapped 1-1.
3732ad6b513STimur Tabi  */
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
377396abba2SJoe Hershberger #define CONFIG_SYS_PCI1_MMIO_BASE	\
378396abba2SJoe Hershberger 			(CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE		0x00000000
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		0xE2000000
3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE		0x01000000	/* 16M */
3842ad6b513STimur Tabi 
3852ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_PCI2
386396abba2SJoe Hershberger #define CONFIG_SYS_PCI2_MEM_BASE	\
387396abba2SJoe Hershberger 			(CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x10000000	/* 256M */
390396abba2SJoe Hershberger #define CONFIG_SYS_PCI2_MMIO_BASE	\
391396abba2SJoe Hershberger 			(CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS	CONFIG_SYS_PCI2_MMIO_BASE
3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE	0x10000000	/* 256M */
3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE		0x00000000
395396abba2SJoe Hershberger #define CONFIG_SYS_PCI2_IO_PHYS		\
396396abba2SJoe Hershberger 			(CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE		0x01000000	/* 16M */
3982ad6b513STimur Tabi #endif
3992ad6b513STimur Tabi 
4002ad6b513STimur Tabi #ifndef CONFIG_PCI_PNP
4012ad6b513STimur Tabi     #define PCI_ENET0_IOADDR	0x00000000
4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI2_MEM_BASE
4032ad6b513STimur Tabi     #define PCI_IDSEL_NUMBER	0x0f	/* IDSEL = AD15 */
4042ad6b513STimur Tabi #endif
4052ad6b513STimur Tabi 
4062ad6b513STimur Tabi #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
4072ad6b513STimur Tabi 
4082ad6b513STimur Tabi #endif
4092ad6b513STimur Tabi 
4102ae18241SWolfgang Denk #define CONFIG_PCI_66M
4112ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M
4127a78f148STimur Tabi #define CONFIG_83XX_CLKIN	66666666	/* in Hz */
4137a78f148STimur Tabi #else
4147a78f148STimur Tabi #define CONFIG_83XX_CLKIN	33333333	/* in Hz */
4157a78f148STimur Tabi #endif
4167a78f148STimur Tabi 
4172ad6b513STimur Tabi /* TSEC */
4182ad6b513STimur Tabi 
4192ad6b513STimur Tabi #ifdef CONFIG_TSEC_ENET
4202ad6b513STimur Tabi 
4212ad6b513STimur Tabi #define CONFIG_MII
4222ad6b513STimur Tabi 
423255a3577SKim Phillips #define CONFIG_TSEC1
4242ad6b513STimur Tabi 
425255a3577SKim Phillips #ifdef CONFIG_TSEC1
42610327dc5SAndy Fleming #define CONFIG_HAS_ETH0
427255a3577SKim Phillips #define CONFIG_TSEC1_NAME  "TSEC0"
4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET	0x24000
4292ad6b513STimur Tabi #define TSEC1_PHY_ADDR		0x1c	/* VSC8201 uses address 0x1c */
4302ad6b513STimur Tabi #define TSEC1_PHYIDX		0
4313a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
4322ad6b513STimur Tabi #endif
4332ad6b513STimur Tabi 
434255a3577SKim Phillips #ifdef CONFIG_TSEC2
4357a78f148STimur Tabi #define CONFIG_HAS_ETH1
436255a3577SKim Phillips #define CONFIG_TSEC2_NAME  "TSEC1"
4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET	0x25000
43889c7784eSTimur Tabi 
4392ad6b513STimur Tabi #define TSEC2_PHY_ADDR		4
4402ad6b513STimur Tabi #define TSEC2_PHYIDX		0
4413a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
4422ad6b513STimur Tabi #endif
4432ad6b513STimur Tabi 
4442ad6b513STimur Tabi #define CONFIG_ETHPRIME		"Freescale TSEC"
4452ad6b513STimur Tabi 
4462ad6b513STimur Tabi #endif
4472ad6b513STimur Tabi 
4482ad6b513STimur Tabi /*
4492ad6b513STimur Tabi  * Environment
4502ad6b513STimur Tabi  */
4517a78f148STimur Tabi #define CONFIG_ENV_OVERWRITE
4527a78f148STimur Tabi 
4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
454396abba2SJoe Hershberger   #define CONFIG_ENV_ADDR	\
455396abba2SJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4560e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) for environment */
4570e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE	0x2000
4582ad6b513STimur Tabi #else
45900b1883aSJean-Christophe PLAGNIOL-VILLARD   #undef  CONFIG_FLASH_CFI_DRIVER
4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - 0x1000)
4610e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE	0x2000
4622ad6b513STimur Tabi #endif
4632ad6b513STimur Tabi 
4642ad6b513STimur Tabi #define CONFIG_LOADS_ECHO	/* echo on for serial download */
4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
4662ad6b513STimur Tabi 
4678ea5499aSJon Loeliger /*
468659e2f67SJon Loeliger  * BOOTP options
469659e2f67SJon Loeliger  */
470659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
471659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
472659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
473659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
474659e2f67SJon Loeliger 
475c31e1326SValeriy Glushkov #if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
476c31e1326SValeriy Glushkov 				|| defined(CONFIG_USB_STORAGE)
477c31e1326SValeriy Glushkov 	#define CONFIG_SUPPORT_VFAT
478c9e34fe2SValeriy Glushkov #endif
479c9e34fe2SValeriy Glushkov 
480c31e1326SValeriy Glushkov #if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
4812ad6b513STimur Tabi #endif
4822ad6b513STimur Tabi 
4832ad6b513STimur Tabi /* Watchdog */
4842ad6b513STimur Tabi #undef CONFIG_WATCHDOG		/* watchdog disabled */
4852ad6b513STimur Tabi 
4862ad6b513STimur Tabi /*
4872ad6b513STimur Tabi  * Miscellaneous configurable options
4882ad6b513STimur Tabi  */
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
4907a78f148STimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
491a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
4927a78f148STimur Tabi 
4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
49405f91a65SKim Phillips #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
4957a78f148STimur Tabi 
4962ad6b513STimur Tabi /*
4972ad6b513STimur Tabi  * For booting Linux, the board info and command line data
4989f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
4992ad6b513STimur Tabi  * the maximum mapped by the Linux kernel during initialization.
5002ad6b513STimur Tabi  */
501396abba2SJoe Hershberger 				/* Initial Memory map for Linux*/
502396abba2SJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)
50363865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
5042ad6b513STimur Tabi 
5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
5062ad6b513STimur Tabi 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
5072ad6b513STimur Tabi 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
5082ad6b513STimur Tabi 	HRCWL_CSB_TO_CLKIN_4X1 |\
5092ad6b513STimur Tabi 	HRCWL_VCO_1X2 |\
5102ad6b513STimur Tabi 	HRCWL_CORE_TO_CSB_2X1)
5112ad6b513STimur Tabi 
5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LOWBOOT
5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
5142ad6b513STimur Tabi 	HRCWH_PCI_HOST |\
5157a78f148STimur Tabi 	HRCWH_32_BIT_PCI |\
5162ad6b513STimur Tabi 	HRCWH_PCI1_ARBITER_ENABLE |\
5177a78f148STimur Tabi 	HRCWH_PCI2_ARBITER_ENABLE |\
5182ad6b513STimur Tabi 	HRCWH_CORE_ENABLE |\
5192ad6b513STimur Tabi 	HRCWH_FROM_0X00000100 |\
5202ad6b513STimur Tabi 	HRCWH_BOOTSEQ_DISABLE |\
5212ad6b513STimur Tabi 	HRCWH_SW_WATCHDOG_DISABLE |\
5222ad6b513STimur Tabi 	HRCWH_ROM_LOC_LOCAL_16BIT |\
5232ad6b513STimur Tabi 	HRCWH_TSEC1M_IN_GMII |\
5242ad6b513STimur Tabi 	HRCWH_TSEC2M_IN_GMII)
5252ad6b513STimur Tabi #else
5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
5272ad6b513STimur Tabi 	HRCWH_PCI_HOST |\
5282ad6b513STimur Tabi 	HRCWH_32_BIT_PCI |\
5292ad6b513STimur Tabi 	HRCWH_PCI1_ARBITER_ENABLE |\
5307a78f148STimur Tabi 	HRCWH_PCI2_ARBITER_ENABLE |\
5312ad6b513STimur Tabi 	HRCWH_CORE_ENABLE |\
5322ad6b513STimur Tabi 	HRCWH_FROM_0XFFF00100 |\
5332ad6b513STimur Tabi 	HRCWH_BOOTSEQ_DISABLE |\
5342ad6b513STimur Tabi 	HRCWH_SW_WATCHDOG_DISABLE |\
5352ad6b513STimur Tabi 	HRCWH_ROM_LOC_LOCAL_16BIT |\
5362ad6b513STimur Tabi 	HRCWH_TSEC1M_IN_GMII |\
5372ad6b513STimur Tabi 	HRCWH_TSEC2M_IN_GMII)
5382ad6b513STimur Tabi #endif
5392ad6b513STimur Tabi 
5407a78f148STimur Tabi /*
5417a78f148STimur Tabi  * System performance
5427a78f148STimur Tabi  */
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count (0-7) */
5456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP	3	/* TSEC1 emergency priority (0-3) */
5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP	3	/* TSEC2 emergency priority (0-3) */
5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM	1	/* TSEC1 clock mode (0-3) */
5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM	1	/* TSEC2 & I2C0 clock mode (0-3) */
549c31e1326SValeriy Glushkov #define CONFIG_SYS_SCCR_USBMPHCM 3	/* USB MPH controller's clock */
550c31e1326SValeriy Glushkov #define CONFIG_SYS_SCCR_USBDRCM	0	/* USB DR controller's clock */
5512ad6b513STimur Tabi 
5527a78f148STimur Tabi /*
5537a78f148STimur Tabi  * System IO Config
5547a78f148STimur Tabi  */
555396abba2SJoe Hershberger /* Needed for gigabit to work on TSEC 1 */
556396abba2SJoe Hershberger #define CONFIG_SYS_SICRH SICRH_TSOBI1
557396abba2SJoe Hershberger 				/* USB DR as device + USB MPH as host */
558396abba2SJoe Hershberger #define CONFIG_SYS_SICRL	(SICRL_LDP_A | SICRL_USB1)
5592ad6b513STimur Tabi 
5601a2e203bSKim Phillips #define CONFIG_SYS_HID0_INIT	0x00000000
5611a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL	HID0_ENABLE_INSTRUCTION_CACHE
5622ad6b513STimur Tabi 
5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2	HID2_HBE
56431d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
5652ad6b513STimur Tabi 
5667a78f148STimur Tabi /* DDR  */
567396abba2SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
56872cd4087SJoe Hershberger 				| BATL_PP_RW \
569396abba2SJoe Hershberger 				| BATL_MEMCOHERENCE)
570396abba2SJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
571396abba2SJoe Hershberger 				| BATU_BL_256M \
572396abba2SJoe Hershberger 				| BATU_VS \
573396abba2SJoe Hershberger 				| BATU_VP)
5742ad6b513STimur Tabi 
5757a78f148STimur Tabi /* PCI  */
5762ad6b513STimur Tabi #ifdef CONFIG_PCI
577396abba2SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE \
57872cd4087SJoe Hershberger 				| BATL_PP_RW \
579396abba2SJoe Hershberger 				| BATL_MEMCOHERENCE)
580396abba2SJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE \
581396abba2SJoe Hershberger 				| BATU_BL_256M \
582396abba2SJoe Hershberger 				| BATU_VS \
583396abba2SJoe Hershberger 				| BATU_VP)
584396abba2SJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE \
58572cd4087SJoe Hershberger 				| BATL_PP_RW \
586396abba2SJoe Hershberger 				| BATL_CACHEINHIBIT \
587396abba2SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
588396abba2SJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE \
589396abba2SJoe Hershberger 				| BATU_BL_256M \
590396abba2SJoe Hershberger 				| BATU_VS \
591396abba2SJoe Hershberger 				| BATU_VP)
5922ad6b513STimur Tabi #else
5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L	0
5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U	0
5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	0
5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	0
5972ad6b513STimur Tabi #endif
5982ad6b513STimur Tabi 
5992ad6b513STimur Tabi #ifdef CONFIG_MPC83XX_PCI2
600396abba2SJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_PCI2_MEM_BASE \
60172cd4087SJoe Hershberger 				| BATL_PP_RW \
602396abba2SJoe Hershberger 				| BATL_MEMCOHERENCE)
603396abba2SJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_PCI2_MEM_BASE \
604396abba2SJoe Hershberger 				| BATU_BL_256M \
605396abba2SJoe Hershberger 				| BATU_VS \
606396abba2SJoe Hershberger 				| BATU_VP)
607396abba2SJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI2_MMIO_BASE \
60872cd4087SJoe Hershberger 				| BATL_PP_RW \
609396abba2SJoe Hershberger 				| BATL_CACHEINHIBIT \
610396abba2SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
611396abba2SJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI2_MMIO_BASE \
612396abba2SJoe Hershberger 				| BATU_BL_256M \
613396abba2SJoe Hershberger 				| BATU_VS \
614396abba2SJoe Hershberger 				| BATU_VP)
6152ad6b513STimur Tabi #else
6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	0
6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	0
6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	0
6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	0
6202ad6b513STimur Tabi #endif
6212ad6b513STimur Tabi 
6222ad6b513STimur Tabi /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
623396abba2SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR \
62472cd4087SJoe Hershberger 				| BATL_PP_RW \
625396abba2SJoe Hershberger 				| BATL_CACHEINHIBIT \
626396abba2SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
627396abba2SJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR \
628396abba2SJoe Hershberger 				| BATU_BL_256M \
629396abba2SJoe Hershberger 				| BATU_VS \
630396abba2SJoe Hershberger 				| BATU_VP)
6312ad6b513STimur Tabi 
6322ad6b513STimur Tabi /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
633396abba2SJoe Hershberger #define CONFIG_SYS_IBAT6L	(0xF0000000 \
63472cd4087SJoe Hershberger 				| BATL_PP_RW \
635396abba2SJoe Hershberger 				| BATL_MEMCOHERENCE \
636396abba2SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
637396abba2SJoe Hershberger #define CONFIG_SYS_IBAT6U	(0xF0000000 \
638396abba2SJoe Hershberger 				| BATU_BL_256M \
639396abba2SJoe Hershberger 				| BATU_VS \
640396abba2SJoe Hershberger 				| BATU_VP)
6412ad6b513STimur Tabi 
6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	0
6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	0
6442ad6b513STimur Tabi 
6456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
6466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
6476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
6496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
6506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
6516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
6526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
6536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
6546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
6556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
6566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
6612ad6b513STimur Tabi 
6628ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
6632ad6b513STimur Tabi #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
6642ad6b513STimur Tabi #endif
6652ad6b513STimur Tabi 
6662ad6b513STimur Tabi /*
6672ad6b513STimur Tabi  * Environment Configuration
6682ad6b513STimur Tabi  */
6692ad6b513STimur Tabi #define CONFIG_ENV_OVERWRITE
6702ad6b513STimur Tabi 
671396abba2SJoe Hershberger #define CONFIG_NETDEV		"eth0"
6722ad6b513STimur Tabi 
6737a78f148STimur Tabi /* Default path and filenames */
6748b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfsroot/rootfs"
675b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
676396abba2SJoe Hershberger 				/* U-Boot image on TFTP server */
677396abba2SJoe Hershberger #define CONFIG_UBOOTPATH	"u-boot.bin"
6782ad6b513STimur Tabi 
6797a78f148STimur Tabi #ifdef CONFIG_MPC8349ITX
680396abba2SJoe Hershberger #define CONFIG_FDTFILE		"mpc8349emitx.dtb"
6812ad6b513STimur Tabi #else
682396abba2SJoe Hershberger #define CONFIG_FDTFILE		"mpc8349emitxgp.dtb"
6832ad6b513STimur Tabi #endif
6842ad6b513STimur Tabi 
6857a78f148STimur Tabi 
6862ad6b513STimur Tabi #define CONFIG_EXTRA_ENV_SETTINGS \
687*83302fb8SSimon Glass 	"console=" __stringify(CONSOLE) "\0"			\
688396abba2SJoe Hershberger 	"netdev=" CONFIG_NETDEV "\0"					\
689396abba2SJoe Hershberger 	"uboot=" CONFIG_UBOOTPATH "\0"					\
6907a78f148STimur Tabi 	"tftpflash=tftpboot $loadaddr $uboot; "				\
6915368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
6925368c55dSMarek Vasut 			" +$filesize; "	\
6935368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
6945368c55dSMarek Vasut 			" +$filesize; "	\
6955368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6965368c55dSMarek Vasut 			" $filesize; "	\
6975368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
6985368c55dSMarek Vasut 			" +$filesize; "	\
6995368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
7005368c55dSMarek Vasut 			" $filesize\0"	\
70105f91a65SKim Phillips 	"fdtaddr=780000\0"						\
702396abba2SJoe Hershberger 	"fdtfile=" CONFIG_FDTFILE "\0"
703bf0b542dSKim Phillips 
704bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND						\
7057a78f148STimur Tabi 	"setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath"	\
706bf0b542dSKim Phillips 	" ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
7077a78f148STimur Tabi 	" console=$console,$baudrate $othbootargs; "			\
708bf0b542dSKim Phillips 	"tftp $loadaddr $bootfile;"					\
709bf0b542dSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
710bf0b542dSKim Phillips 	"bootm $loadaddr - $fdtaddr"
711bf0b542dSKim Phillips 
712bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND						\
713bf0b542dSKim Phillips 	"setenv bootargs root=/dev/ram rw"				\
7147a78f148STimur Tabi 	" console=$console,$baudrate $othbootargs; "			\
715bf0b542dSKim Phillips 	"tftp $ramdiskaddr $ramdiskfile;"				\
716bf0b542dSKim Phillips 	"tftp $loadaddr $bootfile;"					\
717bf0b542dSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
718bf0b542dSKim Phillips 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
7192ad6b513STimur Tabi 
7202ad6b513STimur Tabi #endif
721