1991425feSMarian Balakowicz /* 22ae18241SWolfgang Denk * (C) Copyright 2006-2010 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6991425feSMarian Balakowicz */ 7991425feSMarian Balakowicz 8991425feSMarian Balakowicz /* 9991425feSMarian Balakowicz * mpc8349emds board configuration file 10991425feSMarian Balakowicz * 11991425feSMarian Balakowicz */ 12991425feSMarian Balakowicz 13991425feSMarian Balakowicz #ifndef __CONFIG_H 14991425feSMarian Balakowicz #define __CONFIG_H 15991425feSMarian Balakowicz 16*fdfaa29eSKim Phillips #define CONFIG_SYS_GENERIC_BOARD 17*fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO 18*fdfaa29eSKim Phillips 19991425feSMarian Balakowicz /* 20991425feSMarian Balakowicz * High Level Configuration Options 21991425feSMarian Balakowicz */ 22991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 232c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x family */ 24991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 25991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 26991425feSMarian Balakowicz 272ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 282ae18241SWolfgang Denk 292ae18241SWolfgang Denk #define CONFIG_PCI_66M 302ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 31991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 32991425feSMarian Balakowicz #else 33991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 34991425feSMarian Balakowicz #endif 35991425feSMarian Balakowicz 36447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 37447ad576SIra W. Snyder #define CONFIG_PCI 38447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 39447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 40447ad576SIra W. Snyder 41991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 422ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 43991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 448fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 45991425feSMarian Balakowicz #else 46991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 478fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 48991425feSMarian Balakowicz #endif 49991425feSMarian Balakowicz #endif 50991425feSMarian Balakowicz 51991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 52991425feSMarian Balakowicz 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 54991425feSMarian Balakowicz 556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 58991425feSMarian Balakowicz 59991425feSMarian Balakowicz /* 60991425feSMarian Balakowicz * DDR Setup 61991425feSMarian Balakowicz */ 628d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 63d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 64991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 65991425feSMarian Balakowicz 66dc9e499cSRafal Jaworowski /* 675614e71bSYork Sun * define CONFIG_SYS_FSL_DDR2 to use unified DDR driver 68d4b91066SYork Sun * undefine it to use old spd_sdram.c 69d4b91066SYork Sun */ 705614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2 715614e71bSYork Sun #ifdef CONFIG_SYS_FSL_DDR2 721df99080SYork Sun #define CONFIG_SYS_FSL_DDRC_GEN2 73d4b91066SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 74d4b91066SYork Sun #define SPD_EEPROM_ADDRESS1 0x52 75d4b91066SYork Sun #define SPD_EEPROM_ADDRESS2 0x51 76d4b91066SYork Sun #define CONFIG_NUM_DDR_CONTROLLERS 1 77d4b91066SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 78d4b91066SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 79d4b91066SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 80d4b91066SYork Sun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 81d4b91066SYork Sun #endif 82d4b91066SYork Sun 83d4b91066SYork Sun /* 84dc9e499cSRafal Jaworowski * 32-bit data path mode. 85dc9e499cSRafal Jaworowski * 86dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 87dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 88dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 89dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 90dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 91dc9e499cSRafal Jaworowski * data path. 92dc9e499cSRafal Jaworowski */ 93dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 94dc9e499cSRafal Jaworowski 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 9832795ecaSJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ 9932795ecaSJoe Hershberger | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 100991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 101991425feSMarian Balakowicz 1028d172c0fSXie Xiaobo /* 1038d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 1048d172c0fSXie Xiaobo */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 1068d172c0fSXie Xiaobo 107991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 108991425feSMarian Balakowicz /* 109991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 110991425feSMarian Balakowicz */ 111991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 112991425feSMarian Balakowicz #else 113991425feSMarian Balakowicz /* 114991425feSMarian Balakowicz * Manually set up DDR parameters 115991425feSMarian Balakowicz */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1178d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1318d172c0fSXie Xiaobo #else 1322e651b24SJoe Hershberger #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ 13332795ecaSJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 13432795ecaSJoe Hershberger | CSCONFIG_COL_BIT_10) 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 139dc9e499cSRafal Jaworowski 140dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 141dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 14232795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 8 burst len */ 14332795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000023 144dc9e499cSRafal Jaworowski #else 145dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 14632795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 4 burst len */ 14732795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000022 148dc9e499cSRafal Jaworowski #endif 149991425feSMarian Balakowicz #endif 1508d172c0fSXie Xiaobo #endif 151991425feSMarian Balakowicz 152991425feSMarian Balakowicz /* 153991425feSMarian Balakowicz * SDRAM on the Local Bus 154991425feSMarian Balakowicz */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 157991425feSMarian Balakowicz 158991425feSMarian Balakowicz /* 159991425feSMarian Balakowicz * FLASH on the Local Bus 160991425feSMarian Balakowicz */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 16200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 167991425feSMarian Balakowicz 1687d6a0982SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 1697d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 1707d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 1717d6a0982SJoe Hershberger | BR_V) /* valid */ 1727d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 17332795ecaSJoe Hershberger | OR_UPM_XAM \ 17432795ecaSJoe Hershberger | OR_GPCM_CSNT \ 17532795ecaSJoe Hershberger | OR_GPCM_ACS_DIV2 \ 17632795ecaSJoe Hershberger | OR_GPCM_XACS \ 17732795ecaSJoe Hershberger | OR_GPCM_SCY_15 \ 1787d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 1797d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 18032795ecaSJoe Hershberger | OR_GPCM_EAD) 1817d6a0982SJoe Hershberger 18232795ecaSJoe Hershberger /* window base at flash base */ 18332795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 1847d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 185991425feSMarian Balakowicz 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 188991425feSMarian Balakowicz 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 192991425feSMarian Balakowicz 19314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 194991425feSMarian Balakowicz 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 197991425feSMarian Balakowicz #else 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 199991425feSMarian Balakowicz #endif 200991425feSMarian Balakowicz 201991425feSMarian Balakowicz /* 202991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 203991425feSMarian Balakowicz */ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 20532795ecaSJoe Hershberger /* Access window base at BCSR base */ 20632795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 2077d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 2087d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 2097d6a0982SJoe Hershberger | BR_PS_8 \ 2107d6a0982SJoe Hershberger | BR_MS_GPCM \ 2117d6a0982SJoe Hershberger | BR_V) 2127d6a0982SJoe Hershberger /* 0x00000801 */ 2137d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2147d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2157d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2167d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2177d6a0982SJoe Hershberger | OR_GPCM_TRLX_CLEAR \ 2187d6a0982SJoe Hershberger | OR_GPCM_EHTR_CLEAR) 2197d6a0982SJoe Hershberger /* 0xFFFFE8F0 */ 220991425feSMarian Balakowicz 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 22232795ecaSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ 223553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 224991425feSMarian Balakowicz 22532795ecaSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 22632795ecaSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 228991425feSMarian Balakowicz 2294a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 230c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 231991425feSMarian Balakowicz 232991425feSMarian Balakowicz /* 233991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 234991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 235991425feSMarian Balakowicz * External Local Bus rate is 236991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 237991425feSMarian Balakowicz */ 238c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 239c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 241991425feSMarian Balakowicz 2428d172c0fSXie Xiaobo /* 2438d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2458d172c0fSXie Xiaobo */ 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 247991425feSMarian Balakowicz 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 249991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 250991425feSMarian Balakowicz /* 251991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 253991425feSMarian Balakowicz * 254991425feSMarian Balakowicz * For BR2, need: 255991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 256991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 257991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 258991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 259991425feSMarian Balakowicz * Valid = BR[31] = 1 260991425feSMarian Balakowicz * 261991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 262991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 263991425feSMarian Balakowicz */ 264991425feSMarian Balakowicz 2657d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ 2667d6a0982SJoe Hershberger | BR_PS_32 /* 32-bit port */ \ 2677d6a0982SJoe Hershberger | BR_MS_SDRAM /* MSEL = SDRAM */ \ 2687d6a0982SJoe Hershberger | BR_V) /* Valid */ 2697d6a0982SJoe Hershberger /* 0xF0001861 */ 2707d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 2717d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 272991425feSMarian Balakowicz 273991425feSMarian Balakowicz /* 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 275991425feSMarian Balakowicz * 276991425feSMarian Balakowicz * For OR2, need: 277991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 278991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 279991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 280991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 281991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 282991425feSMarian Balakowicz * 283991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 284991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 285991425feSMarian Balakowicz */ 286991425feSMarian Balakowicz 2877d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \ 2887d6a0982SJoe Hershberger | OR_SDRAM_XAM \ 2897d6a0982SJoe Hershberger | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ 2907d6a0982SJoe Hershberger | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ 2917d6a0982SJoe Hershberger | OR_SDRAM_EAD) 2927d6a0982SJoe Hershberger /* 0xFC006901 */ 293991425feSMarian Balakowicz 29432795ecaSJoe Hershberger /* LB sdram refresh timer, about 6us */ 29532795ecaSJoe Hershberger #define CONFIG_SYS_LBC_LSRT 0x32000000 29632795ecaSJoe Hershberger /* LB refresh timer prescal, 266MHz/32 */ 29732795ecaSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR 0x20000000 298991425feSMarian Balakowicz 299540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ 300540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 301540dcf1cSKumar Gala | LSDMR_RFCR8 \ 302540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 303540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 304540dcf1cSKumar Gala | LSDMR_BL8 \ 305540dcf1cSKumar Gala | LSDMR_WRC3 \ 30632795ecaSJoe Hershberger | LSDMR_CL3) 307991425feSMarian Balakowicz 308991425feSMarian Balakowicz /* 309991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 310991425feSMarian Balakowicz */ 311540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 312540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 313540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 314540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 315540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 316991425feSMarian Balakowicz #endif 317991425feSMarian Balakowicz 318991425feSMarian Balakowicz /* 319991425feSMarian Balakowicz * Serial Port 320991425feSMarian Balakowicz */ 321991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 326991425feSMarian Balakowicz 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 328991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 329991425feSMarian Balakowicz 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 332991425feSMarian Balakowicz 33322d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 334a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 335991425feSMarian Balakowicz /* Use the HUSH parser */ 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 337991425feSMarian Balakowicz 338bf0b542dSKim Phillips /* pass open firmware flat tree */ 33935cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 340bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3415b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 342bf0b542dSKim Phillips 343991425feSMarian Balakowicz /* I2C */ 34400f792e0SHeiko Schocher #define CONFIG_SYS_I2C 34500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 34600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 34700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 34800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 34900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 35000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 35100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 35200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 353991425feSMarian Balakowicz 35480ddd226SBen Warren /* SPI */ 3558931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 35680ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 35780ddd226SBen Warren 35880ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 36280ddd226SBen Warren 363991425feSMarian Balakowicz /* TSEC */ 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 368991425feSMarian Balakowicz 3698fe9bf61SKumar Gala /* USB */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 371991425feSMarian Balakowicz 372991425feSMarian Balakowicz /* 373991425feSMarian Balakowicz * General PCI 374991425feSMarian Balakowicz * Addresses are mapped 1-1. 375991425feSMarian Balakowicz */ 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 385991425feSMarian Balakowicz 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 395991425feSMarian Balakowicz 396991425feSMarian Balakowicz #if defined(CONFIG_PCI) 397991425feSMarian Balakowicz 3988fe9bf61SKumar Gala #define PCI_ONE_PCI1 399991425feSMarian Balakowicz #if defined(PCI_64BIT) 400991425feSMarian Balakowicz #undef PCI_ALL_PCI1 401991425feSMarian Balakowicz #undef PCI_TWO_PCI1 402991425feSMarian Balakowicz #undef PCI_ONE_PCI1 403991425feSMarian Balakowicz #endif 404991425feSMarian Balakowicz 405991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 406162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 407991425feSMarian Balakowicz 408991425feSMarian Balakowicz #undef CONFIG_EEPRO100 409991425feSMarian Balakowicz #undef CONFIG_TULIP 410991425feSMarian Balakowicz 411991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 412991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 413991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 414991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 415991425feSMarian Balakowicz #endif 416991425feSMarian Balakowicz 417991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 419991425feSMarian Balakowicz 420991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 421991425feSMarian Balakowicz 422991425feSMarian Balakowicz /* 423991425feSMarian Balakowicz * TSEC configuration 424991425feSMarian Balakowicz */ 425991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 426991425feSMarian Balakowicz 427991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 428991425feSMarian Balakowicz 429991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 430255a3577SKim Phillips #define CONFIG_TSEC1 1 431255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 432255a3577SKim Phillips #define CONFIG_TSEC2 1 433255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 434991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 435991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 436991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 437991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4383a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4393a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 440991425feSMarian Balakowicz 441991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 442991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 443991425feSMarian Balakowicz 444991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 445991425feSMarian Balakowicz 446991425feSMarian Balakowicz /* 447991425feSMarian Balakowicz * Configure on-board RTC 448991425feSMarian Balakowicz */ 449991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 451991425feSMarian Balakowicz 452991425feSMarian Balakowicz /* 453991425feSMarian Balakowicz * Environment 454991425feSMarian Balakowicz */ 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4565a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 45732795ecaSJoe Hershberger #define CONFIG_ENV_ADDR \ 45832795ecaSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4590e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4600e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 461991425feSMarian Balakowicz 462991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4630e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4640e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 465991425feSMarian Balakowicz 466991425feSMarian Balakowicz #else 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 46893f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4700e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 471991425feSMarian Balakowicz #endif 472991425feSMarian Balakowicz 473991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 475991425feSMarian Balakowicz 4768ea5499aSJon Loeliger 4778ea5499aSJon Loeliger /* 478659e2f67SJon Loeliger * BOOTP options 479659e2f67SJon Loeliger */ 480659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 481659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 482659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 483659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 484659e2f67SJon Loeliger 485659e2f67SJon Loeliger 486659e2f67SJon Loeliger /* 4878ea5499aSJon Loeliger * Command line configuration. 4888ea5499aSJon Loeliger */ 4898ea5499aSJon Loeliger #include <config_cmd_default.h> 4908ea5499aSJon Loeliger 4918ea5499aSJon Loeliger #define CONFIG_CMD_PING 4928ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4938ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4948ea5499aSJon Loeliger #define CONFIG_CMD_MII 4958ea5499aSJon Loeliger 496991425feSMarian Balakowicz #if defined(CONFIG_PCI) 4978ea5499aSJon Loeliger #define CONFIG_CMD_PCI 498991425feSMarian Balakowicz #endif 499991425feSMarian Balakowicz 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 501bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 5028ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 5038ea5499aSJon Loeliger #endif 5048ea5499aSJon Loeliger 505991425feSMarian Balakowicz 506991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 507991425feSMarian Balakowicz 508991425feSMarian Balakowicz /* 509991425feSMarian Balakowicz * Miscellaneous configurable options 510991425feSMarian Balakowicz */ 5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 513991425feSMarian Balakowicz 5148ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 516991425feSMarian Balakowicz #else 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 518991425feSMarian Balakowicz #endif 519991425feSMarian Balakowicz 52032795ecaSJoe Hershberger /* Print Buffer Size */ 52132795ecaSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 52332795ecaSJoe Hershberger /* Boot Argument Buffer Size */ 52432795ecaSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 525991425feSMarian Balakowicz 526991425feSMarian Balakowicz /* 527991425feSMarian Balakowicz * For booting Linux, the board info and command line data 5289f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 529991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 530991425feSMarian Balakowicz */ 53132795ecaSJoe Hershberger /* Initial Memory map for Linux*/ 53232795ecaSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 533991425feSMarian Balakowicz 5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 535991425feSMarian Balakowicz 536991425feSMarian Balakowicz #if 1 /*528/264*/ 5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 538991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 539991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5408fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 541991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 542991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 543991425feSMarian Balakowicz #elif 0 /*396/132*/ 5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 545991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 546991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5478fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 548991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 549991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 550991425feSMarian Balakowicz #elif 0 /*264/132*/ 5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 552991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 553991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5548fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 555991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 556991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 557991425feSMarian Balakowicz #elif 0 /*132/132*/ 5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 559991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 560991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5618fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 562991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 563991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 564991425feSMarian Balakowicz #elif 0 /*264/264 */ 5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 566991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 567991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5688fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 569991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 570991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 571991425feSMarian Balakowicz #endif 572991425feSMarian Balakowicz 573447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 575447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 576447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 577447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 578447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 579447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 580447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 581447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 582447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 583447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 584447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 585447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII) 586447ad576SIra W. Snyder #else 587991425feSMarian Balakowicz #if defined(PCI_64BIT) 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 589991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 590991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 591991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 592991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 593991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 594991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 595991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 596991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 597991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 598991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 599991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 600991425feSMarian Balakowicz #else 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 602991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 603991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 604991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 605991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 606991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 607991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 608991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 609991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 610991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 611991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 612991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 613447ad576SIra W. Snyder #endif /* PCI_64BIT */ 614447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 615991425feSMarian Balakowicz 616a5fe514eSLee Nipper /* 617a5fe514eSLee Nipper * System performance 618a5fe514eSLee Nipper */ 6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 6206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 6216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 6246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 625a5fe514eSLee Nipper 626991425feSMarian Balakowicz /* System IO Config */ 6273c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 629991425feSMarian Balakowicz 6306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 63132795ecaSJoe Hershberger #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 63232795ecaSJoe Hershberger | HID0_ENABLE_INSTRUCTION_CACHE) 633991425feSMarian Balakowicz 6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 635991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 636991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 637991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST) */ 638991425feSMarian Balakowicz 639991425feSMarian Balakowicz 6406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 64131d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 642991425feSMarian Balakowicz 643991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 64432795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 64572cd4087SJoe Hershberger | BATL_PP_RW \ 64632795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 64732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 64832795ecaSJoe Hershberger | BATU_BL_256M \ 64932795ecaSJoe Hershberger | BATU_VS \ 65032795ecaSJoe Hershberger | BATU_VP) 651991425feSMarian Balakowicz 652991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 653991425feSMarian Balakowicz #ifdef CONFIG_PCI 654842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 65532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 65672cd4087SJoe Hershberger | BATL_PP_RW \ 65732795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 65832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 65932795ecaSJoe Hershberger | BATU_BL_256M \ 66032795ecaSJoe Hershberger | BATU_VS \ 66132795ecaSJoe Hershberger | BATU_VP) 66232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 66372cd4087SJoe Hershberger | BATL_PP_RW \ 66432795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 66532795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 66632795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 66732795ecaSJoe Hershberger | BATU_BL_256M \ 66832795ecaSJoe Hershberger | BATU_VS \ 66932795ecaSJoe Hershberger | BATU_VP) 670991425feSMarian Balakowicz #else 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 675991425feSMarian Balakowicz #endif 676991425feSMarian Balakowicz 6778fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 67832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 67972cd4087SJoe Hershberger | BATL_PP_RW \ 68032795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 68132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 68232795ecaSJoe Hershberger | BATU_BL_256M \ 68332795ecaSJoe Hershberger | BATU_VS \ 68432795ecaSJoe Hershberger | BATU_VP) 68532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 68672cd4087SJoe Hershberger | BATL_PP_RW \ 68732795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 68832795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 68932795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 69032795ecaSJoe Hershberger | BATU_BL_256M \ 69132795ecaSJoe Hershberger | BATU_VS \ 69232795ecaSJoe Hershberger | BATU_VP) 6938fe9bf61SKumar Gala #else 6946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6988fe9bf61SKumar Gala #endif 699991425feSMarian Balakowicz 7008fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 70132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 70272cd4087SJoe Hershberger | BATL_PP_RW \ 70332795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 70432795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 70532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 70632795ecaSJoe Hershberger | BATU_BL_256M \ 70732795ecaSJoe Hershberger | BATU_VS \ 70832795ecaSJoe Hershberger | BATU_VP) 709991425feSMarian Balakowicz 7108fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 71132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6L (0xF0000000 \ 71272cd4087SJoe Hershberger | BATL_PP_RW \ 71372cd4087SJoe Hershberger | BATL_MEMCOHERENCE \ 71472cd4087SJoe Hershberger | BATL_GUARDEDSTORAGE) 71532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6U (0xF0000000 \ 71632795ecaSJoe Hershberger | BATU_BL_256M \ 71732795ecaSJoe Hershberger | BATU_VS \ 71832795ecaSJoe Hershberger | BATU_VP) 719991425feSMarian Balakowicz 7206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 7216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 722991425feSMarian Balakowicz 7236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 7246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 7256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 7266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 7276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 7286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 7296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 7306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 7316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 7326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 7336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 7346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 7356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 7366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 7376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 7386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 739991425feSMarian Balakowicz 7408ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 741991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 742991425feSMarian Balakowicz #endif 743991425feSMarian Balakowicz 744991425feSMarian Balakowicz /* 745991425feSMarian Balakowicz * Environment Configuration 746991425feSMarian Balakowicz */ 747991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 748991425feSMarian Balakowicz 749991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 750991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 75110327dc5SAndy Fleming #define CONFIG_HAS_ETH0 752991425feSMarian Balakowicz #endif 753991425feSMarian Balakowicz 754991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 7558b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot/rootfs" 756b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 757991425feSMarian Balakowicz 75879f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 759991425feSMarian Balakowicz 760991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 761991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 762991425feSMarian Balakowicz 763991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 764991425feSMarian Balakowicz 765991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 76632bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 767991425feSMarian Balakowicz "echo" 768991425feSMarian Balakowicz 769991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 770991425feSMarian Balakowicz "netdev=eth0\0" \ 771991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 772991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 773991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 774991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 775991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 776991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 777991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 778991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 779991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 780991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 781991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 782991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 783991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 784991425feSMarian Balakowicz "bootm\0" \ 785991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 786991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 787991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ 788d8ab58b2SDetlev Zundel "upd=run load update\0" \ 78979f516bcSKim Phillips "fdtaddr=780000\0" \ 790cc861f71SKim Phillips "fdtfile=mpc834x_mds.dtb\0" \ 791991425feSMarian Balakowicz "" 792991425feSMarian Balakowicz 793bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 794bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 795bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 79632795ecaSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 79732795ecaSJoe Hershberger "$netdev:off " \ 798bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 799bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 800bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 801bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 802bf0b542dSKim Phillips 803bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 804bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 805bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 806bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 807bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 808bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 809bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 810bf0b542dSKim Phillips 811991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 812991425feSMarian Balakowicz 813991425feSMarian Balakowicz #endif /* __CONFIG_H */ 814