1991425feSMarian Balakowicz /* 2991425feSMarian Balakowicz * (C) Copyright 2006 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 5991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6991425feSMarian Balakowicz * project. 7991425feSMarian Balakowicz * 8991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11991425feSMarian Balakowicz * the License, or (at your option) any later version. 12991425feSMarian Balakowicz * 13991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16991425feSMarian Balakowicz * GNU General Public License for more details. 17991425feSMarian Balakowicz * 18991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21991425feSMarian Balakowicz * MA 02111-1307 USA 22991425feSMarian Balakowicz */ 23991425feSMarian Balakowicz 24991425feSMarian Balakowicz /* 25991425feSMarian Balakowicz * mpc8349emds board configuration file 26991425feSMarian Balakowicz * 27991425feSMarian Balakowicz */ 28991425feSMarian Balakowicz 29991425feSMarian Balakowicz #ifndef __CONFIG_H 30991425feSMarian Balakowicz #define __CONFIG_H 31991425feSMarian Balakowicz 32991425feSMarian Balakowicz /* 33991425feSMarian Balakowicz * High Level Configuration Options 34991425feSMarian Balakowicz */ 35991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 36bf0b542dSKim Phillips #define CONFIG_MPC83XX 1 /* MPC83XX family */ 37b24f119dSBen Warren #define CONFIG_MPC834X 1 /* MPC834X family */ 38991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 39991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 40991425feSMarian Balakowicz 41991425feSMarian Balakowicz #undef CONFIG_PCI 428fe9bf61SKumar Gala #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 43991425feSMarian Balakowicz 44991425feSMarian Balakowicz #define PCI_66M 45991425feSMarian Balakowicz #ifdef PCI_66M 46991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 47991425feSMarian Balakowicz #else 48991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 49991425feSMarian Balakowicz #endif 50991425feSMarian Balakowicz 51991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 52991425feSMarian Balakowicz #ifdef PCI_66M 53991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 548fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 55991425feSMarian Balakowicz #else 56991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 578fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 58991425feSMarian Balakowicz #endif 59991425feSMarian Balakowicz #endif 60991425feSMarian Balakowicz 61991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 62991425feSMarian Balakowicz 63d239d74bSTimur Tabi #define CFG_IMMR 0xE0000000 64991425feSMarian Balakowicz 65991425feSMarian Balakowicz #undef CFG_DRAM_TEST /* memory test, takes time */ 66991425feSMarian Balakowicz #define CFG_MEMTEST_START 0x00000000 /* memtest region */ 67991425feSMarian Balakowicz #define CFG_MEMTEST_END 0x00100000 68991425feSMarian Balakowicz 69991425feSMarian Balakowicz /* 70991425feSMarian Balakowicz * DDR Setup 71991425feSMarian Balakowicz */ 728d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 73d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 74991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 75991425feSMarian Balakowicz 76dc9e499cSRafal Jaworowski /* 77dc9e499cSRafal Jaworowski * 32-bit data path mode. 78dc9e499cSRafal Jaworowski * 79dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 80dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 81dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 82dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 83dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 84dc9e499cSRafal Jaworowski * data path. 85dc9e499cSRafal Jaworowski */ 86dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 87dc9e499cSRafal Jaworowski 88991425feSMarian Balakowicz #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/ 89991425feSMarian Balakowicz #define CFG_SDRAM_BASE CFG_DDR_BASE 90991425feSMarian Balakowicz #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 918d172c0fSXie Xiaobo #define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 928d172c0fSXie Xiaobo DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 93991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 94991425feSMarian Balakowicz 958d172c0fSXie Xiaobo /* 968d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 978d172c0fSXie Xiaobo */ 988d172c0fSXie Xiaobo #define CFG_DDRCDR_VALUE 0x80080001 998d172c0fSXie Xiaobo 100991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 101991425feSMarian Balakowicz /* 102991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 103991425feSMarian Balakowicz */ 104991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 105991425feSMarian Balakowicz #else 106991425feSMarian Balakowicz /* 107991425feSMarian Balakowicz * Manually set up DDR parameters 108991425feSMarian Balakowicz */ 109dc9e499cSRafal Jaworowski #define CFG_DDR_SIZE 256 /* MB */ 1108d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1118d172c0fSXie Xiaobo #define CFG_DDRCDR 0x80080001 1128d172c0fSXie Xiaobo #define CFG_DDR_CS2_BNDS 0x0000000f 1138d172c0fSXie Xiaobo #define CFG_DDR_CS2_CONFIG 0x80330102 1148d172c0fSXie Xiaobo #define CFG_DDR_TIMING_0 0x00220802 1158d172c0fSXie Xiaobo #define CFG_DDR_TIMING_1 0x38357322 1168d172c0fSXie Xiaobo #define CFG_DDR_TIMING_2 0x2f9048c8 1178d172c0fSXie Xiaobo #define CFG_DDR_TIMING_3 0x00000000 1188d172c0fSXie Xiaobo #define CFG_DDR_CLK_CNTL 0x02000000 1198d172c0fSXie Xiaobo #define CFG_DDR_MODE 0x47d00432 1208d172c0fSXie Xiaobo #define CFG_DDR_MODE2 0x8000c000 1218d172c0fSXie Xiaobo #define CFG_DDR_INTERVAL 0x03cf0080 1228d172c0fSXie Xiaobo #define CFG_DDR_SDRAM_CFG 0x43000000 1238d172c0fSXie Xiaobo #define CFG_DDR_SDRAM_CFG2 0x00401000 1248d172c0fSXie Xiaobo #else 125dc9e499cSRafal Jaworowski #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 126dc9e499cSRafal Jaworowski #define CFG_DDR_TIMING_1 0x36332321 127991425feSMarian Balakowicz #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 128991425feSMarian Balakowicz #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 129dc9e499cSRafal Jaworowski #define CFG_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 130dc9e499cSRafal Jaworowski 131dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 132dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 133dc9e499cSRafal Jaworowski #define CFG_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */ 134dc9e499cSRafal Jaworowski #else 135dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 136dc9e499cSRafal Jaworowski #define CFG_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */ 137dc9e499cSRafal Jaworowski #endif 138991425feSMarian Balakowicz #endif 1398d172c0fSXie Xiaobo #endif 140991425feSMarian Balakowicz 141991425feSMarian Balakowicz /* 142991425feSMarian Balakowicz * SDRAM on the Local Bus 143991425feSMarian Balakowicz */ 144991425feSMarian Balakowicz #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 145991425feSMarian Balakowicz #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 146991425feSMarian Balakowicz 147991425feSMarian Balakowicz /* 148991425feSMarian Balakowicz * FLASH on the Local Bus 149991425feSMarian Balakowicz */ 150991425feSMarian Balakowicz #define CFG_FLASH_CFI /* use the Common Flash Interface */ 151991425feSMarian Balakowicz #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 152991425feSMarian Balakowicz #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */ 1538d172c0fSXie Xiaobo #define CFG_FLASH_SIZE 32 /* max flash size in MB */ 154991425feSMarian Balakowicz /* #define CFG_FLASH_USE_BUFFER_WRITE */ 155991425feSMarian Balakowicz 156991425feSMarian Balakowicz #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \ 1578d172c0fSXie Xiaobo (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 158991425feSMarian Balakowicz BR_V) /* valid */ 1598d172c0fSXie Xiaobo #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \ 160*f9023afbSAnton Vorontsov OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 1618d172c0fSXie Xiaobo OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 162991425feSMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */ 1638d172c0fSXie Xiaobo #define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */ 164991425feSMarian Balakowicz 165991425feSMarian Balakowicz #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 1668d172c0fSXie Xiaobo #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */ 167991425feSMarian Balakowicz 168991425feSMarian Balakowicz #undef CFG_FLASH_CHECKSUM 169991425feSMarian Balakowicz #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 170991425feSMarian Balakowicz #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 171991425feSMarian Balakowicz 172991425feSMarian Balakowicz #define CFG_MID_FLASH_JUMP 0x7F000000 173991425feSMarian Balakowicz #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 174991425feSMarian Balakowicz 175991425feSMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 176991425feSMarian Balakowicz #define CFG_RAMBOOT 177991425feSMarian Balakowicz #else 178991425feSMarian Balakowicz #undef CFG_RAMBOOT 179991425feSMarian Balakowicz #endif 180991425feSMarian Balakowicz 181991425feSMarian Balakowicz /* 182991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 183991425feSMarian Balakowicz */ 1848fe9bf61SKumar Gala #define CFG_BCSR 0xE2400000 185991425feSMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */ 186991425feSMarian Balakowicz #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 187991425feSMarian Balakowicz #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */ 188991425feSMarian Balakowicz #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 189991425feSMarian Balakowicz 190991425feSMarian Balakowicz #define CONFIG_L1_INIT_RAM 191991425feSMarian Balakowicz #define CFG_INIT_RAM_LOCK 1 1928fe9bf61SKumar Gala #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 193991425feSMarian Balakowicz #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 194991425feSMarian Balakowicz 195991425feSMarian Balakowicz #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 196991425feSMarian Balakowicz #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 197991425feSMarian Balakowicz #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 198991425feSMarian Balakowicz 199991425feSMarian Balakowicz #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 200991425feSMarian Balakowicz #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 201991425feSMarian Balakowicz 202991425feSMarian Balakowicz /* 203991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 204991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 205991425feSMarian Balakowicz * External Local Bus rate is 206991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 207991425feSMarian Balakowicz */ 208991425feSMarian Balakowicz #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 209991425feSMarian Balakowicz #define CFG_LBC_LBCR 0x00000000 210991425feSMarian Balakowicz 2118d172c0fSXie Xiaobo /* 2128d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2138d172c0fSXie Xiaobo * if board has SRDAM on local bus, you can define CFG_LB_SDRAM 2148d172c0fSXie Xiaobo */ 2158d172c0fSXie Xiaobo #undef CFG_LB_SDRAM 216991425feSMarian Balakowicz 217991425feSMarian Balakowicz #ifdef CFG_LB_SDRAM 218991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 219991425feSMarian Balakowicz /* 220991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 221991425feSMarian Balakowicz * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 222991425feSMarian Balakowicz * 223991425feSMarian Balakowicz * For BR2, need: 224991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 225991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 226991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 227991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 228991425feSMarian Balakowicz * Valid = BR[31] = 1 229991425feSMarian Balakowicz * 230991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 231991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 232991425feSMarian Balakowicz * 233991425feSMarian Balakowicz * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 234991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 235991425feSMarian Balakowicz */ 236991425feSMarian Balakowicz 237991425feSMarian Balakowicz #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 238991425feSMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM 0xF0000000 239991425feSMarian Balakowicz #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 240991425feSMarian Balakowicz 241991425feSMarian Balakowicz /* 242991425feSMarian Balakowicz * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 243991425feSMarian Balakowicz * 244991425feSMarian Balakowicz * For OR2, need: 245991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 246991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 247991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 248991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 249991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 250991425feSMarian Balakowicz * 251991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 252991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 253991425feSMarian Balakowicz */ 254991425feSMarian Balakowicz 255991425feSMarian Balakowicz #define CFG_OR2_PRELIM 0xFC006901 256991425feSMarian Balakowicz 257991425feSMarian Balakowicz #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 258991425feSMarian Balakowicz #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 259991425feSMarian Balakowicz 260991425feSMarian Balakowicz /* 261991425feSMarian Balakowicz * LSDMR masks 262991425feSMarian Balakowicz */ 263991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 264991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 265991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 266991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 267991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16)) 268991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 269991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 270991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19)) 271991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 272991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 273991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 274991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 275991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 276991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) 277991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27)) 278991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 279991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 280991425feSMarian Balakowicz #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 281991425feSMarian Balakowicz 282991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 283991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 284991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 285991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 286991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 287991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 288991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 289991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 290991425feSMarian Balakowicz 291991425feSMarian Balakowicz #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \ 292991425feSMarian Balakowicz | CFG_LBC_LSDMR_BSMA1516 \ 293991425feSMarian Balakowicz | CFG_LBC_LSDMR_RFCR8 \ 294991425feSMarian Balakowicz | CFG_LBC_LSDMR_PRETOACT6 \ 295991425feSMarian Balakowicz | CFG_LBC_LSDMR_ACTTORW3 \ 296991425feSMarian Balakowicz | CFG_LBC_LSDMR_BL8 \ 297991425feSMarian Balakowicz | CFG_LBC_LSDMR_WRC3 \ 298991425feSMarian Balakowicz | CFG_LBC_LSDMR_CL3 \ 299991425feSMarian Balakowicz ) 300991425feSMarian Balakowicz 301991425feSMarian Balakowicz /* 302991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 303991425feSMarian Balakowicz */ 304991425feSMarian Balakowicz #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ 305991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_PCHALL) 306991425feSMarian Balakowicz #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ 307991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_ARFRSH) 308991425feSMarian Balakowicz #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ 309991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_ARFRSH) 310991425feSMarian Balakowicz #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ 311991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_MRW) 312991425feSMarian Balakowicz #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ 313991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_NORMAL) 314991425feSMarian Balakowicz #endif 315991425feSMarian Balakowicz 316991425feSMarian Balakowicz /* 317991425feSMarian Balakowicz * Serial Port 318991425feSMarian Balakowicz */ 319991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 320991425feSMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 321991425feSMarian Balakowicz #define CFG_NS16550 322991425feSMarian Balakowicz #define CFG_NS16550_SERIAL 323991425feSMarian Balakowicz #define CFG_NS16550_REG_SIZE 1 324991425feSMarian Balakowicz #define CFG_NS16550_CLK get_bus_freq(0) 325991425feSMarian Balakowicz 326991425feSMarian Balakowicz #define CFG_BAUDRATE_TABLE \ 327991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 328991425feSMarian Balakowicz 329d239d74bSTimur Tabi #define CFG_NS16550_COM1 (CFG_IMMR+0x4500) 330d239d74bSTimur Tabi #define CFG_NS16550_COM2 (CFG_IMMR+0x4600) 331991425feSMarian Balakowicz 33222d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 333991425feSMarian Balakowicz /* Use the HUSH parser */ 334991425feSMarian Balakowicz #define CFG_HUSH_PARSER 335991425feSMarian Balakowicz #ifdef CFG_HUSH_PARSER 336991425feSMarian Balakowicz #define CFG_PROMPT_HUSH_PS2 "> " 337991425feSMarian Balakowicz #endif 338991425feSMarian Balakowicz 339bf0b542dSKim Phillips /* pass open firmware flat tree */ 34035cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 341bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3425b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 343bf0b542dSKim Phillips 344991425feSMarian Balakowicz /* I2C */ 345991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 346991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 347be5e6181STimur Tabi #define CONFIG_FSL_I2C 348b24f119dSBen Warren #define CONFIG_I2C_MULTI_BUS 349b24f119dSBen Warren #define CONFIG_I2C_CMD_TREE 350991425feSMarian Balakowicz #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 351991425feSMarian Balakowicz #define CFG_I2C_SLAVE 0x7F 352b24f119dSBen Warren #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 353991425feSMarian Balakowicz #define CFG_I2C_OFFSET 0x3000 354991425feSMarian Balakowicz #define CFG_I2C2_OFFSET 0x3100 355991425feSMarian Balakowicz 35680ddd226SBen Warren /* SPI */ 3578931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 35880ddd226SBen Warren #define CONFIG_HARD_SPI /* SPI with hardware support */ 35980ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 36080ddd226SBen Warren 36180ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 36280ddd226SBen Warren #define CFG_GPIO1_PRELIM 36380ddd226SBen Warren #define CFG_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 36480ddd226SBen Warren #define CFG_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 36580ddd226SBen Warren 366991425feSMarian Balakowicz /* TSEC */ 367991425feSMarian Balakowicz #define CFG_TSEC1_OFFSET 0x24000 368d239d74bSTimur Tabi #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET) 369991425feSMarian Balakowicz #define CFG_TSEC2_OFFSET 0x25000 370d239d74bSTimur Tabi #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET) 371991425feSMarian Balakowicz 3728fe9bf61SKumar Gala /* USB */ 3738fe9bf61SKumar Gala #define CFG_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 374991425feSMarian Balakowicz 375991425feSMarian Balakowicz /* 376991425feSMarian Balakowicz * General PCI 377991425feSMarian Balakowicz * Addresses are mapped 1-1. 378991425feSMarian Balakowicz */ 379991425feSMarian Balakowicz #define CFG_PCI1_MEM_BASE 0x80000000 380991425feSMarian Balakowicz #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 3818fe9bf61SKumar Gala #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3828fe9bf61SKumar Gala #define CFG_PCI1_MMIO_BASE 0x90000000 3838fe9bf61SKumar Gala #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE 3848fe9bf61SKumar Gala #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 385991425feSMarian Balakowicz #define CFG_PCI1_IO_BASE 0x00000000 3868fe9bf61SKumar Gala #define CFG_PCI1_IO_PHYS 0xE2000000 3878fe9bf61SKumar Gala #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */ 388991425feSMarian Balakowicz 389991425feSMarian Balakowicz #define CFG_PCI2_MEM_BASE 0xA0000000 390991425feSMarian Balakowicz #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 3918fe9bf61SKumar Gala #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3928fe9bf61SKumar Gala #define CFG_PCI2_MMIO_BASE 0xB0000000 3938fe9bf61SKumar Gala #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE 3948fe9bf61SKumar Gala #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 395991425feSMarian Balakowicz #define CFG_PCI2_IO_BASE 0x00000000 3968fe9bf61SKumar Gala #define CFG_PCI2_IO_PHYS 0xE2100000 3978fe9bf61SKumar Gala #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */ 398991425feSMarian Balakowicz 399991425feSMarian Balakowicz #if defined(CONFIG_PCI) 400991425feSMarian Balakowicz 4018fe9bf61SKumar Gala #define PCI_ONE_PCI1 402991425feSMarian Balakowicz #if defined(PCI_64BIT) 403991425feSMarian Balakowicz #undef PCI_ALL_PCI1 404991425feSMarian Balakowicz #undef PCI_TWO_PCI1 405991425feSMarian Balakowicz #undef PCI_ONE_PCI1 406991425feSMarian Balakowicz #endif 407991425feSMarian Balakowicz 408991425feSMarian Balakowicz #define CONFIG_NET_MULTI 409991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 410991425feSMarian Balakowicz 411991425feSMarian Balakowicz #undef CONFIG_EEPRO100 412991425feSMarian Balakowicz #undef CONFIG_TULIP 413991425feSMarian Balakowicz 414991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 415991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 416991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 417991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 418991425feSMarian Balakowicz #endif 419991425feSMarian Balakowicz 420991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 421991425feSMarian Balakowicz #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 422991425feSMarian Balakowicz 423991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 424991425feSMarian Balakowicz 425991425feSMarian Balakowicz /* 426991425feSMarian Balakowicz * TSEC configuration 427991425feSMarian Balakowicz */ 428991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 429991425feSMarian Balakowicz 430991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 431991425feSMarian Balakowicz #ifndef CONFIG_NET_MULTI 432991425feSMarian Balakowicz #define CONFIG_NET_MULTI 1 433991425feSMarian Balakowicz #endif 434991425feSMarian Balakowicz 435991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 436255a3577SKim Phillips #define CONFIG_TSEC1 1 437255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 438255a3577SKim Phillips #define CONFIG_TSEC2 1 439255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 440991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 441991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 442991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 443991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4443a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4453a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 446991425feSMarian Balakowicz 447991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 448991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 449991425feSMarian Balakowicz 450991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 451991425feSMarian Balakowicz 452991425feSMarian Balakowicz /* 453991425feSMarian Balakowicz * Configure on-board RTC 454991425feSMarian Balakowicz */ 455991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 456991425feSMarian Balakowicz #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 457991425feSMarian Balakowicz 458991425feSMarian Balakowicz /* 459991425feSMarian Balakowicz * Environment 460991425feSMarian Balakowicz */ 461991425feSMarian Balakowicz #ifndef CFG_RAMBOOT 462991425feSMarian Balakowicz #define CFG_ENV_IS_IN_FLASH 1 463b2893e1fSTimur Tabi #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN) 464991425feSMarian Balakowicz #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 465991425feSMarian Balakowicz #define CFG_ENV_SIZE 0x2000 466991425feSMarian Balakowicz 467991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 468991425feSMarian Balakowicz #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE) 469991425feSMarian Balakowicz #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) 470991425feSMarian Balakowicz 471991425feSMarian Balakowicz #else 472991425feSMarian Balakowicz #define CFG_NO_FLASH 1 /* Flash is not usable now */ 473991425feSMarian Balakowicz #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 474991425feSMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 475991425feSMarian Balakowicz #define CFG_ENV_SIZE 0x2000 476991425feSMarian Balakowicz #endif 477991425feSMarian Balakowicz 478991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 479991425feSMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 480991425feSMarian Balakowicz 4818ea5499aSJon Loeliger 4828ea5499aSJon Loeliger /* 483659e2f67SJon Loeliger * BOOTP options 484659e2f67SJon Loeliger */ 485659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 486659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 487659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 488659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 489659e2f67SJon Loeliger 490659e2f67SJon Loeliger 491659e2f67SJon Loeliger /* 4928ea5499aSJon Loeliger * Command line configuration. 4938ea5499aSJon Loeliger */ 4948ea5499aSJon Loeliger #include <config_cmd_default.h> 4958ea5499aSJon Loeliger 4968ea5499aSJon Loeliger #define CONFIG_CMD_PING 4978ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4988ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4998ea5499aSJon Loeliger #define CONFIG_CMD_MII 5008ea5499aSJon Loeliger 501991425feSMarian Balakowicz #if defined(CONFIG_PCI) 5028ea5499aSJon Loeliger #define CONFIG_CMD_PCI 503991425feSMarian Balakowicz #endif 504991425feSMarian Balakowicz 5058ea5499aSJon Loeliger #if defined(CFG_RAMBOOT) 5068ea5499aSJon Loeliger #undef CONFIG_CMD_ENV 5078ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 5088ea5499aSJon Loeliger #endif 5098ea5499aSJon Loeliger 510991425feSMarian Balakowicz 511991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 512991425feSMarian Balakowicz 513991425feSMarian Balakowicz /* 514991425feSMarian Balakowicz * Miscellaneous configurable options 515991425feSMarian Balakowicz */ 516991425feSMarian Balakowicz #define CFG_LONGHELP /* undef to save memory */ 517991425feSMarian Balakowicz #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 518991425feSMarian Balakowicz #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 519991425feSMarian Balakowicz 5208ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 521991425feSMarian Balakowicz #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 522991425feSMarian Balakowicz #else 523991425feSMarian Balakowicz #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 524991425feSMarian Balakowicz #endif 525991425feSMarian Balakowicz 526991425feSMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 527991425feSMarian Balakowicz #define CFG_MAXARGS 16 /* max number of command args */ 528991425feSMarian Balakowicz #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 529991425feSMarian Balakowicz #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 530991425feSMarian Balakowicz 531991425feSMarian Balakowicz /* 532991425feSMarian Balakowicz * For booting Linux, the board info and command line data 533991425feSMarian Balakowicz * have to be in the first 8 MB of memory, since this is 534991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 535991425feSMarian Balakowicz */ 536991425feSMarian Balakowicz #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 537991425feSMarian Balakowicz 538991425feSMarian Balakowicz #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 539991425feSMarian Balakowicz 540991425feSMarian Balakowicz #if 1 /*528/264*/ 541991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 542991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 543991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5448fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 545991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 546991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 547991425feSMarian Balakowicz #elif 0 /*396/132*/ 548991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 549991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 550991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5518fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 552991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 553991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 554991425feSMarian Balakowicz #elif 0 /*264/132*/ 555991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 556991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 557991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5588fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 559991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 560991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 561991425feSMarian Balakowicz #elif 0 /*132/132*/ 562991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 563991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 564991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5658fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 566991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 567991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 568991425feSMarian Balakowicz #elif 0 /*264/264 */ 569991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 570991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 571991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5728fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 573991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 574991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 575991425feSMarian Balakowicz #endif 576991425feSMarian Balakowicz 577991425feSMarian Balakowicz #if defined(PCI_64BIT) 578991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\ 579991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 580991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 581991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 582991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 583991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 584991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 585991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 586991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 587991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 588991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 589991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 590991425feSMarian Balakowicz #else 591991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\ 592991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 593991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 594991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 595991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 596991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 597991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 598991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 599991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 600991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 601991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 602991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 603991425feSMarian Balakowicz #endif 604991425feSMarian Balakowicz 605a5fe514eSLee Nipper /* 606a5fe514eSLee Nipper * System performance 607a5fe514eSLee Nipper */ 608a5fe514eSLee Nipper #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 609a5fe514eSLee Nipper #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 610a5fe514eSLee Nipper #define CFG_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 611a5fe514eSLee Nipper #define CFG_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 612a5fe514eSLee Nipper #define CFG_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 613a5fe514eSLee Nipper #define CFG_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 614a5fe514eSLee Nipper 615991425feSMarian Balakowicz /* System IO Config */ 616991425feSMarian Balakowicz #define CFG_SICRH SICRH_TSOBI1 617991425feSMarian Balakowicz #define CFG_SICRL SICRL_LDP_A 618991425feSMarian Balakowicz 619991425feSMarian Balakowicz #define CFG_HID0_INIT 0x000000000 6208fe9bf61SKumar Gala #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 621991425feSMarian Balakowicz 622991425feSMarian Balakowicz /* #define CFG_HID0_FINAL (\ 623991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 624991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 625991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST ) */ 626991425feSMarian Balakowicz 627991425feSMarian Balakowicz 628991425feSMarian Balakowicz #define CFG_HID2 HID2_HBE 62931d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 630991425feSMarian Balakowicz 631991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 632991425feSMarian Balakowicz #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 633991425feSMarian Balakowicz #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 634991425feSMarian Balakowicz 635991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 636991425feSMarian Balakowicz #ifdef CONFIG_PCI 637991425feSMarian Balakowicz #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 638991425feSMarian Balakowicz #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 639991425feSMarian Balakowicz #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 640991425feSMarian Balakowicz #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 641991425feSMarian Balakowicz #else 642991425feSMarian Balakowicz #define CFG_IBAT1L (0) 643991425feSMarian Balakowicz #define CFG_IBAT1U (0) 644991425feSMarian Balakowicz #define CFG_IBAT2L (0) 645991425feSMarian Balakowicz #define CFG_IBAT2U (0) 646991425feSMarian Balakowicz #endif 647991425feSMarian Balakowicz 6488fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 6498fe9bf61SKumar Gala #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6508fe9bf61SKumar Gala #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6518fe9bf61SKumar Gala #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6528fe9bf61SKumar Gala #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6538fe9bf61SKumar Gala #else 6548fe9bf61SKumar Gala #define CFG_IBAT3L (0) 6558fe9bf61SKumar Gala #define CFG_IBAT3U (0) 6568fe9bf61SKumar Gala #define CFG_IBAT4L (0) 6578fe9bf61SKumar Gala #define CFG_IBAT4U (0) 6588fe9bf61SKumar Gala #endif 659991425feSMarian Balakowicz 6608fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 661d239d74bSTimur Tabi #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 662d239d74bSTimur Tabi #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP) 663991425feSMarian Balakowicz 6648fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 6658fe9bf61SKumar Gala #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 6668fe9bf61SKumar Gala #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 667991425feSMarian Balakowicz 6688fe9bf61SKumar Gala #define CFG_IBAT7L (0) 6698fe9bf61SKumar Gala #define CFG_IBAT7U (0) 670991425feSMarian Balakowicz 671991425feSMarian Balakowicz #define CFG_DBAT0L CFG_IBAT0L 672991425feSMarian Balakowicz #define CFG_DBAT0U CFG_IBAT0U 673991425feSMarian Balakowicz #define CFG_DBAT1L CFG_IBAT1L 674991425feSMarian Balakowicz #define CFG_DBAT1U CFG_IBAT1U 675991425feSMarian Balakowicz #define CFG_DBAT2L CFG_IBAT2L 676991425feSMarian Balakowicz #define CFG_DBAT2U CFG_IBAT2U 677991425feSMarian Balakowicz #define CFG_DBAT3L CFG_IBAT3L 678991425feSMarian Balakowicz #define CFG_DBAT3U CFG_IBAT3U 679991425feSMarian Balakowicz #define CFG_DBAT4L CFG_IBAT4L 680991425feSMarian Balakowicz #define CFG_DBAT4U CFG_IBAT4U 681991425feSMarian Balakowicz #define CFG_DBAT5L CFG_IBAT5L 682991425feSMarian Balakowicz #define CFG_DBAT5U CFG_IBAT5U 683991425feSMarian Balakowicz #define CFG_DBAT6L CFG_IBAT6L 684991425feSMarian Balakowicz #define CFG_DBAT6U CFG_IBAT6U 685991425feSMarian Balakowicz #define CFG_DBAT7L CFG_IBAT7L 686991425feSMarian Balakowicz #define CFG_DBAT7U CFG_IBAT7U 687991425feSMarian Balakowicz 688991425feSMarian Balakowicz /* 689991425feSMarian Balakowicz * Internal Definitions 690991425feSMarian Balakowicz * 691991425feSMarian Balakowicz * Boot Flags 692991425feSMarian Balakowicz */ 693991425feSMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 694991425feSMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 695991425feSMarian Balakowicz 6968ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 697991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 698991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 699991425feSMarian Balakowicz #endif 700991425feSMarian Balakowicz 701991425feSMarian Balakowicz /* 702991425feSMarian Balakowicz * Environment Configuration 703991425feSMarian Balakowicz */ 704991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 705991425feSMarian Balakowicz 706991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 707991425feSMarian Balakowicz #define CONFIG_ETHADDR 00:04:9f:ef:23:33 708991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 70910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 710991425feSMarian Balakowicz #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21 711991425feSMarian Balakowicz #endif 712991425feSMarian Balakowicz 713bf0b542dSKim Phillips #define CONFIG_IPADDR 192.168.1.253 714991425feSMarian Balakowicz 715991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 716bf0b542dSKim Phillips #define CONFIG_ROOTPATH /nfsroot/rootfs 717bf0b542dSKim Phillips #define CONFIG_BOOTFILE uImage 718991425feSMarian Balakowicz 719991425feSMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 720991425feSMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 721991425feSMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 722991425feSMarian Balakowicz 723b2115757SKim Phillips #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */ 724991425feSMarian Balakowicz 725991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 726991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 727991425feSMarian Balakowicz 728991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 729991425feSMarian Balakowicz 730991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 73132bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 732991425feSMarian Balakowicz "echo" 733991425feSMarian Balakowicz 734991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 735991425feSMarian Balakowicz "netdev=eth0\0" \ 736991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 737991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 738991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 739991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 740991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 741991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 742991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 743991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 744991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 745991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 746991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 747991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 748991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 749991425feSMarian Balakowicz "bootm\0" \ 750991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 751991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 752991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \ 753d8ab58b2SDetlev Zundel "upd=run load update\0" \ 754bf0b542dSKim Phillips "fdtaddr=400000\0" \ 755bf0b542dSKim Phillips "fdtfile=mpc8349emds.dtb\0" \ 756991425feSMarian Balakowicz "" 757991425feSMarian Balakowicz 758bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 759bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 760bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 761bf0b542dSKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 762bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 763bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 764bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 765bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 766bf0b542dSKim Phillips 767bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 768bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 769bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 770bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 771bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 772bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 773bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 774bf0b542dSKim Phillips 775991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 776991425feSMarian Balakowicz 777991425feSMarian Balakowicz #endif /* __CONFIG_H */ 778