1991425feSMarian Balakowicz /* 22ae18241SWolfgang Denk * (C) Copyright 2006-2010 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6991425feSMarian Balakowicz */ 7991425feSMarian Balakowicz 8991425feSMarian Balakowicz /* 9991425feSMarian Balakowicz * mpc8349emds board configuration file 10991425feSMarian Balakowicz * 11991425feSMarian Balakowicz */ 12991425feSMarian Balakowicz 13991425feSMarian Balakowicz #ifndef __CONFIG_H 14991425feSMarian Balakowicz #define __CONFIG_H 15991425feSMarian Balakowicz 16991425feSMarian Balakowicz /* 17991425feSMarian Balakowicz * High Level Configuration Options 18991425feSMarian Balakowicz */ 19991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 202c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x family */ 21991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 22991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 23991425feSMarian Balakowicz 242ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 252ae18241SWolfgang Denk 262ae18241SWolfgang Denk #define CONFIG_PCI_66M 272ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 28991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 29991425feSMarian Balakowicz #else 30991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 31991425feSMarian Balakowicz #endif 32991425feSMarian Balakowicz 33447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 34447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 35447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 36447ad576SIra W. Snyder 37991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 382ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 39991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 408fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 41991425feSMarian Balakowicz #else 42991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 438fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 44991425feSMarian Balakowicz #endif 45991425feSMarian Balakowicz #endif 46991425feSMarian Balakowicz 47991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 48991425feSMarian Balakowicz 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 50991425feSMarian Balakowicz 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 54991425feSMarian Balakowicz 55991425feSMarian Balakowicz /* 56991425feSMarian Balakowicz * DDR Setup 57991425feSMarian Balakowicz */ 588d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 59d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 60991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 61991425feSMarian Balakowicz 62dc9e499cSRafal Jaworowski /* 63*d26e34c4SYork Sun * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver 64*d26e34c4SYork Sun * unselect it to use old spd_sdram.c 65d4b91066SYork Sun */ 66d4b91066SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 67d4b91066SYork Sun #define SPD_EEPROM_ADDRESS1 0x52 68d4b91066SYork Sun #define SPD_EEPROM_ADDRESS2 0x51 69d4b91066SYork Sun #define CONFIG_NUM_DDR_CONTROLLERS 1 70d4b91066SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 71d4b91066SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 72d4b91066SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 73d4b91066SYork Sun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 74d4b91066SYork Sun 75d4b91066SYork Sun /* 76dc9e499cSRafal Jaworowski * 32-bit data path mode. 77dc9e499cSRafal Jaworowski * 78dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 79dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 80dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 81dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 82dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 83dc9e499cSRafal Jaworowski * data path. 84dc9e499cSRafal Jaworowski */ 85dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 86dc9e499cSRafal Jaworowski 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 9032795ecaSJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ 9132795ecaSJoe Hershberger | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 92991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 93991425feSMarian Balakowicz 948d172c0fSXie Xiaobo /* 958d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 968d172c0fSXie Xiaobo */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 988d172c0fSXie Xiaobo 99991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 100991425feSMarian Balakowicz /* 101991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 102991425feSMarian Balakowicz */ 103991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 104991425feSMarian Balakowicz #else 105991425feSMarian Balakowicz /* 106991425feSMarian Balakowicz * Manually set up DDR parameters 107991425feSMarian Balakowicz */ 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1098d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1238d172c0fSXie Xiaobo #else 1242e651b24SJoe Hershberger #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ 12532795ecaSJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 12632795ecaSJoe Hershberger | CSCONFIG_COL_BIT_10) 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 131dc9e499cSRafal Jaworowski 132dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 133dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 13432795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 8 burst len */ 13532795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000023 136dc9e499cSRafal Jaworowski #else 137dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 13832795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 4 burst len */ 13932795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000022 140dc9e499cSRafal Jaworowski #endif 141991425feSMarian Balakowicz #endif 1428d172c0fSXie Xiaobo #endif 143991425feSMarian Balakowicz 144991425feSMarian Balakowicz /* 145991425feSMarian Balakowicz * SDRAM on the Local Bus 146991425feSMarian Balakowicz */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 149991425feSMarian Balakowicz 150991425feSMarian Balakowicz /* 151991425feSMarian Balakowicz * FLASH on the Local Bus 152991425feSMarian Balakowicz */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 15400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 159991425feSMarian Balakowicz 1607d6a0982SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 1617d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 1627d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 1637d6a0982SJoe Hershberger | BR_V) /* valid */ 1647d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 16532795ecaSJoe Hershberger | OR_UPM_XAM \ 16632795ecaSJoe Hershberger | OR_GPCM_CSNT \ 16732795ecaSJoe Hershberger | OR_GPCM_ACS_DIV2 \ 16832795ecaSJoe Hershberger | OR_GPCM_XACS \ 16932795ecaSJoe Hershberger | OR_GPCM_SCY_15 \ 1707d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 1717d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 17232795ecaSJoe Hershberger | OR_GPCM_EAD) 1737d6a0982SJoe Hershberger 17432795ecaSJoe Hershberger /* window base at flash base */ 17532795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 1767d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 177991425feSMarian Balakowicz 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 180991425feSMarian Balakowicz 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 184991425feSMarian Balakowicz 18514d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 186991425feSMarian Balakowicz 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 189991425feSMarian Balakowicz #else 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 191991425feSMarian Balakowicz #endif 192991425feSMarian Balakowicz 193991425feSMarian Balakowicz /* 194991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 195991425feSMarian Balakowicz */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 19732795ecaSJoe Hershberger /* Access window base at BCSR base */ 19832795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 1997d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 2007d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 2017d6a0982SJoe Hershberger | BR_PS_8 \ 2027d6a0982SJoe Hershberger | BR_MS_GPCM \ 2037d6a0982SJoe Hershberger | BR_V) 2047d6a0982SJoe Hershberger /* 0x00000801 */ 2057d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2067d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2077d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2087d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2097d6a0982SJoe Hershberger | OR_GPCM_TRLX_CLEAR \ 2107d6a0982SJoe Hershberger | OR_GPCM_EHTR_CLEAR) 2117d6a0982SJoe Hershberger /* 0xFFFFE8F0 */ 212991425feSMarian Balakowicz 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 21432795ecaSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ 215553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 216991425feSMarian Balakowicz 21732795ecaSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 21832795ecaSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 220991425feSMarian Balakowicz 22116c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 222c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 223991425feSMarian Balakowicz 224991425feSMarian Balakowicz /* 225991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 226991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 227991425feSMarian Balakowicz * External Local Bus rate is 228991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 229991425feSMarian Balakowicz */ 230c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 231c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 233991425feSMarian Balakowicz 2348d172c0fSXie Xiaobo /* 2358d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2378d172c0fSXie Xiaobo */ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 239991425feSMarian Balakowicz 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 241991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 242991425feSMarian Balakowicz /* 243991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 245991425feSMarian Balakowicz * 246991425feSMarian Balakowicz * For BR2, need: 247991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 248991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 249991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 250991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 251991425feSMarian Balakowicz * Valid = BR[31] = 1 252991425feSMarian Balakowicz * 253991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 254991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 255991425feSMarian Balakowicz */ 256991425feSMarian Balakowicz 2577d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ 2587d6a0982SJoe Hershberger | BR_PS_32 /* 32-bit port */ \ 2597d6a0982SJoe Hershberger | BR_MS_SDRAM /* MSEL = SDRAM */ \ 2607d6a0982SJoe Hershberger | BR_V) /* Valid */ 2617d6a0982SJoe Hershberger /* 0xF0001861 */ 2627d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 2637d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 264991425feSMarian Balakowicz 265991425feSMarian Balakowicz /* 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 267991425feSMarian Balakowicz * 268991425feSMarian Balakowicz * For OR2, need: 269991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 270991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 271991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 272991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 273991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 274991425feSMarian Balakowicz * 275991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 276991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 277991425feSMarian Balakowicz */ 278991425feSMarian Balakowicz 2797d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \ 2807d6a0982SJoe Hershberger | OR_SDRAM_XAM \ 2817d6a0982SJoe Hershberger | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ 2827d6a0982SJoe Hershberger | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ 2837d6a0982SJoe Hershberger | OR_SDRAM_EAD) 2847d6a0982SJoe Hershberger /* 0xFC006901 */ 285991425feSMarian Balakowicz 28632795ecaSJoe Hershberger /* LB sdram refresh timer, about 6us */ 28732795ecaSJoe Hershberger #define CONFIG_SYS_LBC_LSRT 0x32000000 28832795ecaSJoe Hershberger /* LB refresh timer prescal, 266MHz/32 */ 28932795ecaSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR 0x20000000 290991425feSMarian Balakowicz 291540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ 292540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 293540dcf1cSKumar Gala | LSDMR_RFCR8 \ 294540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 295540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 296540dcf1cSKumar Gala | LSDMR_BL8 \ 297540dcf1cSKumar Gala | LSDMR_WRC3 \ 29832795ecaSJoe Hershberger | LSDMR_CL3) 299991425feSMarian Balakowicz 300991425feSMarian Balakowicz /* 301991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 302991425feSMarian Balakowicz */ 303540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 304540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 305540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 306540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 307540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 308991425feSMarian Balakowicz #endif 309991425feSMarian Balakowicz 310991425feSMarian Balakowicz /* 311991425feSMarian Balakowicz * Serial Port 312991425feSMarian Balakowicz */ 313991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 317991425feSMarian Balakowicz 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 319991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 320991425feSMarian Balakowicz 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 323991425feSMarian Balakowicz 32422d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 325a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 326991425feSMarian Balakowicz 327991425feSMarian Balakowicz /* I2C */ 32800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 32900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 33000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 33100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 33200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 33300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 33400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 33500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 33600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 337991425feSMarian Balakowicz 33880ddd226SBen Warren /* SPI */ 3398931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 34080ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 34180ddd226SBen Warren 34280ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 34680ddd226SBen Warren 347991425feSMarian Balakowicz /* TSEC */ 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 352991425feSMarian Balakowicz 3538fe9bf61SKumar Gala /* USB */ 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 355991425feSMarian Balakowicz 356991425feSMarian Balakowicz /* 357991425feSMarian Balakowicz * General PCI 358991425feSMarian Balakowicz * Addresses are mapped 1-1. 359991425feSMarian Balakowicz */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 369991425feSMarian Balakowicz 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 379991425feSMarian Balakowicz 380991425feSMarian Balakowicz #if defined(CONFIG_PCI) 381991425feSMarian Balakowicz 3828fe9bf61SKumar Gala #define PCI_ONE_PCI1 383991425feSMarian Balakowicz #if defined(PCI_64BIT) 384991425feSMarian Balakowicz #undef PCI_ALL_PCI1 385991425feSMarian Balakowicz #undef PCI_TWO_PCI1 386991425feSMarian Balakowicz #undef PCI_ONE_PCI1 387991425feSMarian Balakowicz #endif 388991425feSMarian Balakowicz 389162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 390991425feSMarian Balakowicz 391991425feSMarian Balakowicz #undef CONFIG_EEPRO100 392991425feSMarian Balakowicz #undef CONFIG_TULIP 393991425feSMarian Balakowicz 394991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 395991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 396991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 397991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 398991425feSMarian Balakowicz #endif 399991425feSMarian Balakowicz 400991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 402991425feSMarian Balakowicz 403991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 404991425feSMarian Balakowicz 405991425feSMarian Balakowicz /* 406991425feSMarian Balakowicz * TSEC configuration 407991425feSMarian Balakowicz */ 408991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 409991425feSMarian Balakowicz 410991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 411991425feSMarian Balakowicz 412991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 413255a3577SKim Phillips #define CONFIG_TSEC1 1 414255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 415255a3577SKim Phillips #define CONFIG_TSEC2 1 416255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 417991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 418991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 419991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 420991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4213a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4223a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 423991425feSMarian Balakowicz 424991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 425991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 426991425feSMarian Balakowicz 427991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 428991425feSMarian Balakowicz 429991425feSMarian Balakowicz /* 430991425feSMarian Balakowicz * Configure on-board RTC 431991425feSMarian Balakowicz */ 432991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 434991425feSMarian Balakowicz 435991425feSMarian Balakowicz /* 436991425feSMarian Balakowicz * Environment 437991425feSMarian Balakowicz */ 4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4395a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 44032795ecaSJoe Hershberger #define CONFIG_ENV_ADDR \ 44132795ecaSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4420e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4430e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 444991425feSMarian Balakowicz 445991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4460e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4470e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 448991425feSMarian Balakowicz 449991425feSMarian Balakowicz #else 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 45193f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4530e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 454991425feSMarian Balakowicz #endif 455991425feSMarian Balakowicz 456991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 458991425feSMarian Balakowicz 4598ea5499aSJon Loeliger /* 460659e2f67SJon Loeliger * BOOTP options 461659e2f67SJon Loeliger */ 462659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 463659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 464659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 465659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 466659e2f67SJon Loeliger 467659e2f67SJon Loeliger /* 4688ea5499aSJon Loeliger * Command line configuration. 4698ea5499aSJon Loeliger */ 4708ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4718ea5499aSJon Loeliger 472991425feSMarian Balakowicz #if defined(CONFIG_PCI) 4738ea5499aSJon Loeliger #define CONFIG_CMD_PCI 474991425feSMarian Balakowicz #endif 475991425feSMarian Balakowicz 476991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 477991425feSMarian Balakowicz 478991425feSMarian Balakowicz /* 479991425feSMarian Balakowicz * Miscellaneous configurable options 480991425feSMarian Balakowicz */ 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 483991425feSMarian Balakowicz 4848ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 486991425feSMarian Balakowicz #else 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 488991425feSMarian Balakowicz #endif 489991425feSMarian Balakowicz 49032795ecaSJoe Hershberger /* Print Buffer Size */ 49132795ecaSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 49332795ecaSJoe Hershberger /* Boot Argument Buffer Size */ 49432795ecaSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 495991425feSMarian Balakowicz 496991425feSMarian Balakowicz /* 497991425feSMarian Balakowicz * For booting Linux, the board info and command line data 4989f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 499991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 500991425feSMarian Balakowicz */ 50132795ecaSJoe Hershberger /* Initial Memory map for Linux*/ 50232795ecaSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 50363865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 504991425feSMarian Balakowicz 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 506991425feSMarian Balakowicz 507991425feSMarian Balakowicz #if 1 /*528/264*/ 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 509991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 510991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5118fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 512991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 513991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 514991425feSMarian Balakowicz #elif 0 /*396/132*/ 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 516991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 517991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5188fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 519991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 520991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 521991425feSMarian Balakowicz #elif 0 /*264/132*/ 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 523991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 524991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5258fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 526991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 527991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 528991425feSMarian Balakowicz #elif 0 /*132/132*/ 5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 530991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 531991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5328fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 533991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 534991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 535991425feSMarian Balakowicz #elif 0 /*264/264 */ 5366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 537991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 538991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5398fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 540991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 541991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 542991425feSMarian Balakowicz #endif 543991425feSMarian Balakowicz 544447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 546447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 547447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 548447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 549447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 550447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 551447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 552447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 553447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 554447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 555447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 556447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII) 557447ad576SIra W. Snyder #else 558991425feSMarian Balakowicz #if defined(PCI_64BIT) 5596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 560991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 561991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 562991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 563991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 564991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 565991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 566991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 567991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 568991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 569991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 570991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 571991425feSMarian Balakowicz #else 5726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 573991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 574991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 575991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 576991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 577991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 578991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 579991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 580991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 581991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 582991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 583991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 584447ad576SIra W. Snyder #endif /* PCI_64BIT */ 585447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 586991425feSMarian Balakowicz 587a5fe514eSLee Nipper /* 588a5fe514eSLee Nipper * System performance 589a5fe514eSLee Nipper */ 5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 596a5fe514eSLee Nipper 597991425feSMarian Balakowicz /* System IO Config */ 5983c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 600991425feSMarian Balakowicz 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 60232795ecaSJoe Hershberger #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 60332795ecaSJoe Hershberger | HID0_ENABLE_INSTRUCTION_CACHE) 604991425feSMarian Balakowicz 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 606991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 607991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 608991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST) */ 609991425feSMarian Balakowicz 6106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 61131d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 612991425feSMarian Balakowicz 613991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 61432795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 61572cd4087SJoe Hershberger | BATL_PP_RW \ 61632795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 61732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 61832795ecaSJoe Hershberger | BATU_BL_256M \ 61932795ecaSJoe Hershberger | BATU_VS \ 62032795ecaSJoe Hershberger | BATU_VP) 621991425feSMarian Balakowicz 622991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 623991425feSMarian Balakowicz #ifdef CONFIG_PCI 624842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 62532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 62672cd4087SJoe Hershberger | BATL_PP_RW \ 62732795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 62832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 62932795ecaSJoe Hershberger | BATU_BL_256M \ 63032795ecaSJoe Hershberger | BATU_VS \ 63132795ecaSJoe Hershberger | BATU_VP) 63232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 63372cd4087SJoe Hershberger | BATL_PP_RW \ 63432795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 63532795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 63632795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 63732795ecaSJoe Hershberger | BATU_BL_256M \ 63832795ecaSJoe Hershberger | BATU_VS \ 63932795ecaSJoe Hershberger | BATU_VP) 640991425feSMarian Balakowicz #else 6416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 645991425feSMarian Balakowicz #endif 646991425feSMarian Balakowicz 6478fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 64832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 64972cd4087SJoe Hershberger | BATL_PP_RW \ 65032795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 65132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 65232795ecaSJoe Hershberger | BATU_BL_256M \ 65332795ecaSJoe Hershberger | BATU_VS \ 65432795ecaSJoe Hershberger | BATU_VP) 65532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 65672cd4087SJoe Hershberger | BATL_PP_RW \ 65732795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 65832795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 65932795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 66032795ecaSJoe Hershberger | BATU_BL_256M \ 66132795ecaSJoe Hershberger | BATU_VS \ 66232795ecaSJoe Hershberger | BATU_VP) 6638fe9bf61SKumar Gala #else 6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6688fe9bf61SKumar Gala #endif 669991425feSMarian Balakowicz 6708fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 67132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 67272cd4087SJoe Hershberger | BATL_PP_RW \ 67332795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 67432795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 67532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 67632795ecaSJoe Hershberger | BATU_BL_256M \ 67732795ecaSJoe Hershberger | BATU_VS \ 67832795ecaSJoe Hershberger | BATU_VP) 679991425feSMarian Balakowicz 6808fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 68132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6L (0xF0000000 \ 68272cd4087SJoe Hershberger | BATL_PP_RW \ 68372cd4087SJoe Hershberger | BATL_MEMCOHERENCE \ 68472cd4087SJoe Hershberger | BATL_GUARDEDSTORAGE) 68532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6U (0xF0000000 \ 68632795ecaSJoe Hershberger | BATU_BL_256M \ 68732795ecaSJoe Hershberger | BATU_VS \ 68832795ecaSJoe Hershberger | BATU_VP) 689991425feSMarian Balakowicz 6906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 692991425feSMarian Balakowicz 6936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 6946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 6956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 6966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 6976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 6996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 7006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 7016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 7026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 7036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 7046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 7056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 7066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 7076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 7086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 709991425feSMarian Balakowicz 7108ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 711991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 712991425feSMarian Balakowicz #endif 713991425feSMarian Balakowicz 714991425feSMarian Balakowicz /* 715991425feSMarian Balakowicz * Environment Configuration 716991425feSMarian Balakowicz */ 717991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 718991425feSMarian Balakowicz 719991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 720991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 72110327dc5SAndy Fleming #define CONFIG_HAS_ETH0 722991425feSMarian Balakowicz #endif 723991425feSMarian Balakowicz 724991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 7258b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot/rootfs" 726b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 727991425feSMarian Balakowicz 72879f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 729991425feSMarian Balakowicz 730991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 731991425feSMarian Balakowicz 732991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 733991425feSMarian Balakowicz 734991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 73532bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 736991425feSMarian Balakowicz "echo" 737991425feSMarian Balakowicz 738991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 739991425feSMarian Balakowicz "netdev=eth0\0" \ 740991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 741991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 742991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 743991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 744991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 745991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 746991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 747991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 748991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 749991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 750991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 751991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 752991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 753991425feSMarian Balakowicz "bootm\0" \ 754991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 755991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 756991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ 757d8ab58b2SDetlev Zundel "upd=run load update\0" \ 75879f516bcSKim Phillips "fdtaddr=780000\0" \ 759cc861f71SKim Phillips "fdtfile=mpc834x_mds.dtb\0" \ 760991425feSMarian Balakowicz "" 761991425feSMarian Balakowicz 762bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 763bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 764bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 76532795ecaSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 76632795ecaSJoe Hershberger "$netdev:off " \ 767bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 768bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 769bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 770bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 771bf0b542dSKim Phillips 772bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 773bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 774bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 775bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 776bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 777bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 778bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 779bf0b542dSKim Phillips 780991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 781991425feSMarian Balakowicz 782991425feSMarian Balakowicz #endif /* __CONFIG_H */ 783