1991425feSMarian Balakowicz /* 2991425feSMarian Balakowicz * (C) Copyright 2006 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 5991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6991425feSMarian Balakowicz * project. 7991425feSMarian Balakowicz * 8991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11991425feSMarian Balakowicz * the License, or (at your option) any later version. 12991425feSMarian Balakowicz * 13991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16991425feSMarian Balakowicz * GNU General Public License for more details. 17991425feSMarian Balakowicz * 18991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21991425feSMarian Balakowicz * MA 02111-1307 USA 22991425feSMarian Balakowicz */ 23991425feSMarian Balakowicz 24991425feSMarian Balakowicz /* 25991425feSMarian Balakowicz * mpc8349emds board configuration file 26991425feSMarian Balakowicz * 27991425feSMarian Balakowicz */ 28991425feSMarian Balakowicz 29991425feSMarian Balakowicz #ifndef __CONFIG_H 30991425feSMarian Balakowicz #define __CONFIG_H 31991425feSMarian Balakowicz 32991425feSMarian Balakowicz #undef DEBUG 33991425feSMarian Balakowicz 34991425feSMarian Balakowicz /* 35991425feSMarian Balakowicz * High Level Configuration Options 36991425feSMarian Balakowicz */ 37991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 38*bf0b542dSKim Phillips #define CONFIG_MPC83XX 1 /* MPC83XX family */ 39b24f119dSBen Warren #define CONFIG_MPC834X 1 /* MPC834X family */ 40991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 41991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 42991425feSMarian Balakowicz 43991425feSMarian Balakowicz #undef CONFIG_PCI 448fe9bf61SKumar Gala #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 45991425feSMarian Balakowicz 46991425feSMarian Balakowicz #define PCI_66M 47991425feSMarian Balakowicz #ifdef PCI_66M 48991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 49991425feSMarian Balakowicz #else 50991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 51991425feSMarian Balakowicz #endif 52991425feSMarian Balakowicz 53991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 54991425feSMarian Balakowicz #ifdef PCI_66M 55991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 568fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 57991425feSMarian Balakowicz #else 58991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 598fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 60991425feSMarian Balakowicz #endif 61991425feSMarian Balakowicz #endif 62991425feSMarian Balakowicz 63*bf0b542dSKim Phillips #define CFG_SCCR_INIT (SCCR_DEFAULT & (~SCCR_CLK_MASK)) 64*bf0b542dSKim Phillips #define CFG_SCCR_TSEC1CM SCCR_TSEC1CM_1 /* TSEC1 clock setting */ 65*bf0b542dSKim Phillips #define CFG_SCCR_TSEC2CM SCCR_TSEC2CM_1 /* TSEC2 clock setting */ 66*bf0b542dSKim Phillips #define CFG_SCCR_ENCCM SCCR_ENCCM_3 /* ENC clock setting */ 67*bf0b542dSKim Phillips #define CFG_SCCR_USBCM SCCR_USBCM_3 /* USB clock setting */ 68*bf0b542dSKim Phillips #define CFG_SCCR_VAL ( CFG_SCCR_INIT \ 69*bf0b542dSKim Phillips | CFG_SCCR_TSEC1CM \ 70*bf0b542dSKim Phillips | CFG_SCCR_TSEC2CM \ 71*bf0b542dSKim Phillips | CFG_SCCR_ENCCM \ 72*bf0b542dSKim Phillips | CFG_SCCR_USBCM ) 73*bf0b542dSKim Phillips 74991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 75991425feSMarian Balakowicz 76991425feSMarian Balakowicz #define CFG_IMMRBAR 0xE0000000 77991425feSMarian Balakowicz 78991425feSMarian Balakowicz #undef CFG_DRAM_TEST /* memory test, takes time */ 79991425feSMarian Balakowicz #define CFG_MEMTEST_START 0x00000000 /* memtest region */ 80991425feSMarian Balakowicz #define CFG_MEMTEST_END 0x00100000 81991425feSMarian Balakowicz 82991425feSMarian Balakowicz /* 83991425feSMarian Balakowicz * DDR Setup 84991425feSMarian Balakowicz */ 858fe9bf61SKumar Gala #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 86d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 87991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 88991425feSMarian Balakowicz 89dc9e499cSRafal Jaworowski /* 90dc9e499cSRafal Jaworowski * 32-bit data path mode. 91dc9e499cSRafal Jaworowski * 92dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 93dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 94dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 95dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 96dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 97dc9e499cSRafal Jaworowski * data path. 98dc9e499cSRafal Jaworowski */ 99dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 100dc9e499cSRafal Jaworowski 101991425feSMarian Balakowicz #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/ 102991425feSMarian Balakowicz #define CFG_SDRAM_BASE CFG_DDR_BASE 103991425feSMarian Balakowicz #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 104991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 105991425feSMarian Balakowicz 106991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 107991425feSMarian Balakowicz /* 108991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 109991425feSMarian Balakowicz */ 110991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 111991425feSMarian Balakowicz #else 112991425feSMarian Balakowicz /* 113991425feSMarian Balakowicz * Manually set up DDR parameters 114991425feSMarian Balakowicz */ 115dc9e499cSRafal Jaworowski #define CFG_DDR_SIZE 256 /* MB */ 116dc9e499cSRafal Jaworowski #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 117dc9e499cSRafal Jaworowski #define CFG_DDR_TIMING_1 0x36332321 118991425feSMarian Balakowicz #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 119991425feSMarian Balakowicz #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 120dc9e499cSRafal Jaworowski #define CFG_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 121dc9e499cSRafal Jaworowski 122dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 123dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 124dc9e499cSRafal Jaworowski #define CFG_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */ 125dc9e499cSRafal Jaworowski #else 126dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 127dc9e499cSRafal Jaworowski #define CFG_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */ 128dc9e499cSRafal Jaworowski #endif 129991425feSMarian Balakowicz #endif 130991425feSMarian Balakowicz 131991425feSMarian Balakowicz /* 132991425feSMarian Balakowicz * SDRAM on the Local Bus 133991425feSMarian Balakowicz */ 134991425feSMarian Balakowicz #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 135991425feSMarian Balakowicz #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 136991425feSMarian Balakowicz 137991425feSMarian Balakowicz /* 138991425feSMarian Balakowicz * FLASH on the Local Bus 139991425feSMarian Balakowicz */ 140991425feSMarian Balakowicz #define CFG_FLASH_CFI /* use the Common Flash Interface */ 141991425feSMarian Balakowicz #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 142991425feSMarian Balakowicz #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */ 143991425feSMarian Balakowicz #define CFG_FLASH_SIZE 8 /* flash size in MB */ 144991425feSMarian Balakowicz /* #define CFG_FLASH_USE_BUFFER_WRITE */ 145991425feSMarian Balakowicz 146991425feSMarian Balakowicz #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \ 147991425feSMarian Balakowicz (2 << BR_PS_SHIFT) | /* 32 bit port size */ \ 148991425feSMarian Balakowicz BR_V) /* valid */ 149991425feSMarian Balakowicz 150991425feSMarian Balakowicz #define CFG_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */ 151991425feSMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */ 152991425feSMarian Balakowicz #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ 153991425feSMarian Balakowicz 154991425feSMarian Balakowicz #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 155991425feSMarian Balakowicz #define CFG_MAX_FLASH_SECT 64 /* sectors per device */ 156991425feSMarian Balakowicz 157991425feSMarian Balakowicz #undef CFG_FLASH_CHECKSUM 158991425feSMarian Balakowicz #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 159991425feSMarian Balakowicz #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 160991425feSMarian Balakowicz 161991425feSMarian Balakowicz #define CFG_MID_FLASH_JUMP 0x7F000000 162991425feSMarian Balakowicz #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 163991425feSMarian Balakowicz 164991425feSMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 165991425feSMarian Balakowicz #define CFG_RAMBOOT 166991425feSMarian Balakowicz #else 167991425feSMarian Balakowicz #undef CFG_RAMBOOT 168991425feSMarian Balakowicz #endif 169991425feSMarian Balakowicz 170991425feSMarian Balakowicz /* 171991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 172991425feSMarian Balakowicz */ 1738fe9bf61SKumar Gala #define CFG_BCSR 0xE2400000 174991425feSMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */ 175991425feSMarian Balakowicz #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 176991425feSMarian Balakowicz #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */ 177991425feSMarian Balakowicz #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 178991425feSMarian Balakowicz 179991425feSMarian Balakowicz #define CONFIG_L1_INIT_RAM 180991425feSMarian Balakowicz #define CFG_INIT_RAM_LOCK 1 1818fe9bf61SKumar Gala #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 182991425feSMarian Balakowicz #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 183991425feSMarian Balakowicz 184991425feSMarian Balakowicz #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 185991425feSMarian Balakowicz #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 186991425feSMarian Balakowicz #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 187991425feSMarian Balakowicz 188991425feSMarian Balakowicz #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 189991425feSMarian Balakowicz #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 190991425feSMarian Balakowicz 191991425feSMarian Balakowicz /* 192991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 193991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 194991425feSMarian Balakowicz * External Local Bus rate is 195991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 196991425feSMarian Balakowicz */ 197991425feSMarian Balakowicz #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 198991425feSMarian Balakowicz #define CFG_LBC_LBCR 0x00000000 199991425feSMarian Balakowicz 200991425feSMarian Balakowicz #define CFG_LB_SDRAM /* if board has SRDAM on local bus */ 201991425feSMarian Balakowicz 202991425feSMarian Balakowicz #ifdef CFG_LB_SDRAM 203991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 204991425feSMarian Balakowicz /* 205991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 206991425feSMarian Balakowicz * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 207991425feSMarian Balakowicz * 208991425feSMarian Balakowicz * For BR2, need: 209991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 210991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 211991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 212991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 213991425feSMarian Balakowicz * Valid = BR[31] = 1 214991425feSMarian Balakowicz * 215991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 216991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 217991425feSMarian Balakowicz * 218991425feSMarian Balakowicz * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 219991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 220991425feSMarian Balakowicz */ 221991425feSMarian Balakowicz 222991425feSMarian Balakowicz #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 223991425feSMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM 0xF0000000 224991425feSMarian Balakowicz #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 225991425feSMarian Balakowicz 226991425feSMarian Balakowicz /* 227991425feSMarian Balakowicz * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 228991425feSMarian Balakowicz * 229991425feSMarian Balakowicz * For OR2, need: 230991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 231991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 232991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 233991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 234991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 235991425feSMarian Balakowicz * 236991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 237991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 238991425feSMarian Balakowicz */ 239991425feSMarian Balakowicz 240991425feSMarian Balakowicz #define CFG_OR2_PRELIM 0xFC006901 241991425feSMarian Balakowicz 242991425feSMarian Balakowicz #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 243991425feSMarian Balakowicz #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 244991425feSMarian Balakowicz 245991425feSMarian Balakowicz /* 246991425feSMarian Balakowicz * LSDMR masks 247991425feSMarian Balakowicz */ 248991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 249991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 250991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 251991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 252991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16)) 253991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 254991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 255991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19)) 256991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 257991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 258991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 259991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 260991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 261991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) 262991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27)) 263991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 264991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 265991425feSMarian Balakowicz #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 266991425feSMarian Balakowicz 267991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 268991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 269991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 270991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 271991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 272991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 273991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 274991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 275991425feSMarian Balakowicz 276991425feSMarian Balakowicz #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \ 277991425feSMarian Balakowicz | CFG_LBC_LSDMR_BSMA1516 \ 278991425feSMarian Balakowicz | CFG_LBC_LSDMR_RFCR8 \ 279991425feSMarian Balakowicz | CFG_LBC_LSDMR_PRETOACT6 \ 280991425feSMarian Balakowicz | CFG_LBC_LSDMR_ACTTORW3 \ 281991425feSMarian Balakowicz | CFG_LBC_LSDMR_BL8 \ 282991425feSMarian Balakowicz | CFG_LBC_LSDMR_WRC3 \ 283991425feSMarian Balakowicz | CFG_LBC_LSDMR_CL3 \ 284991425feSMarian Balakowicz ) 285991425feSMarian Balakowicz 286991425feSMarian Balakowicz /* 287991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 288991425feSMarian Balakowicz */ 289991425feSMarian Balakowicz #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ 290991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_PCHALL) 291991425feSMarian Balakowicz #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ 292991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_ARFRSH) 293991425feSMarian Balakowicz #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ 294991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_ARFRSH) 295991425feSMarian Balakowicz #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ 296991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_MRW) 297991425feSMarian Balakowicz #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ 298991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_NORMAL) 299991425feSMarian Balakowicz #endif 300991425feSMarian Balakowicz 301991425feSMarian Balakowicz /* 302991425feSMarian Balakowicz * Serial Port 303991425feSMarian Balakowicz */ 304991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 305991425feSMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 306991425feSMarian Balakowicz #define CFG_NS16550 307991425feSMarian Balakowicz #define CFG_NS16550_SERIAL 308991425feSMarian Balakowicz #define CFG_NS16550_REG_SIZE 1 309991425feSMarian Balakowicz #define CFG_NS16550_CLK get_bus_freq(0) 310991425feSMarian Balakowicz 311991425feSMarian Balakowicz #define CFG_BAUDRATE_TABLE \ 312991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 313991425feSMarian Balakowicz 314991425feSMarian Balakowicz #define CFG_NS16550_COM1 (CFG_IMMRBAR+0x4500) 315991425feSMarian Balakowicz #define CFG_NS16550_COM2 (CFG_IMMRBAR+0x4600) 316991425feSMarian Balakowicz 317991425feSMarian Balakowicz /* Use the HUSH parser */ 318991425feSMarian Balakowicz #define CFG_HUSH_PARSER 319991425feSMarian Balakowicz #ifdef CFG_HUSH_PARSER 320991425feSMarian Balakowicz #define CFG_PROMPT_HUSH_PS2 "> " 321991425feSMarian Balakowicz #endif 322991425feSMarian Balakowicz 323*bf0b542dSKim Phillips /* pass open firmware flat tree */ 324*bf0b542dSKim Phillips #define CONFIG_OF_FLAT_TREE 1 325*bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 326*bf0b542dSKim Phillips 327*bf0b542dSKim Phillips /* maximum size of the flat tree (8K) */ 328*bf0b542dSKim Phillips #define OF_FLAT_TREE_MAX_SIZE 8192 329*bf0b542dSKim Phillips 330*bf0b542dSKim Phillips #define OF_CPU "PowerPC,8349@0" 331*bf0b542dSKim Phillips #define OF_SOC "soc8349@e0000000" 332*bf0b542dSKim Phillips #define OF_TBCLK (bd->bi_busfreq / 4) 333*bf0b542dSKim Phillips #define OF_STDOUT_PATH "/soc8349@e0000000/serial@4500" 334*bf0b542dSKim Phillips 335991425feSMarian Balakowicz /* I2C */ 336991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 337991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 338b24f119dSBen Warren #define CONFIG_I2C_MULTI_BUS 339b24f119dSBen Warren #define CONFIG_I2C_CMD_TREE 340991425feSMarian Balakowicz #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 341991425feSMarian Balakowicz #define CFG_I2C_SLAVE 0x7F 342b24f119dSBen Warren #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 343991425feSMarian Balakowicz #define CFG_I2C_OFFSET 0x3000 344991425feSMarian Balakowicz #define CFG_I2C2_OFFSET 0x3100 345991425feSMarian Balakowicz 346991425feSMarian Balakowicz /* TSEC */ 347991425feSMarian Balakowicz #define CFG_TSEC1_OFFSET 0x24000 348991425feSMarian Balakowicz #define CFG_TSEC1 (CFG_IMMRBAR+CFG_TSEC1_OFFSET) 349991425feSMarian Balakowicz #define CFG_TSEC2_OFFSET 0x25000 350991425feSMarian Balakowicz #define CFG_TSEC2 (CFG_IMMRBAR+CFG_TSEC2_OFFSET) 351991425feSMarian Balakowicz 3528fe9bf61SKumar Gala /* USB */ 3538fe9bf61SKumar Gala #define CFG_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 354991425feSMarian Balakowicz 355991425feSMarian Balakowicz /* 356991425feSMarian Balakowicz * General PCI 357991425feSMarian Balakowicz * Addresses are mapped 1-1. 358991425feSMarian Balakowicz */ 359991425feSMarian Balakowicz #define CFG_PCI1_MEM_BASE 0x80000000 360991425feSMarian Balakowicz #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 3618fe9bf61SKumar Gala #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3628fe9bf61SKumar Gala #define CFG_PCI1_MMIO_BASE 0x90000000 3638fe9bf61SKumar Gala #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE 3648fe9bf61SKumar Gala #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 365991425feSMarian Balakowicz #define CFG_PCI1_IO_BASE 0x00000000 3668fe9bf61SKumar Gala #define CFG_PCI1_IO_PHYS 0xE2000000 3678fe9bf61SKumar Gala #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */ 368991425feSMarian Balakowicz 369991425feSMarian Balakowicz #define CFG_PCI2_MEM_BASE 0xA0000000 370991425feSMarian Balakowicz #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 3718fe9bf61SKumar Gala #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3728fe9bf61SKumar Gala #define CFG_PCI2_MMIO_BASE 0xB0000000 3738fe9bf61SKumar Gala #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE 3748fe9bf61SKumar Gala #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 375991425feSMarian Balakowicz #define CFG_PCI2_IO_BASE 0x00000000 3768fe9bf61SKumar Gala #define CFG_PCI2_IO_PHYS 0xE2100000 3778fe9bf61SKumar Gala #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */ 378991425feSMarian Balakowicz 379991425feSMarian Balakowicz #if defined(CONFIG_PCI) 380991425feSMarian Balakowicz 3818fe9bf61SKumar Gala #define PCI_ONE_PCI1 382991425feSMarian Balakowicz #if defined(PCI_64BIT) 383991425feSMarian Balakowicz #undef PCI_ALL_PCI1 384991425feSMarian Balakowicz #undef PCI_TWO_PCI1 385991425feSMarian Balakowicz #undef PCI_ONE_PCI1 386991425feSMarian Balakowicz #endif 387991425feSMarian Balakowicz 388991425feSMarian Balakowicz #define CONFIG_NET_MULTI 389991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 390991425feSMarian Balakowicz 391991425feSMarian Balakowicz #undef CONFIG_EEPRO100 392991425feSMarian Balakowicz #undef CONFIG_TULIP 393991425feSMarian Balakowicz 394991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 395991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 396991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 397991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 398991425feSMarian Balakowicz #endif 399991425feSMarian Balakowicz 400991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 401991425feSMarian Balakowicz #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 402991425feSMarian Balakowicz 403991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 404991425feSMarian Balakowicz 405991425feSMarian Balakowicz /* 406991425feSMarian Balakowicz * TSEC configuration 407991425feSMarian Balakowicz */ 408991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 409991425feSMarian Balakowicz 410991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 411991425feSMarian Balakowicz #ifndef CONFIG_NET_MULTI 412991425feSMarian Balakowicz #define CONFIG_NET_MULTI 1 413991425feSMarian Balakowicz #endif 414991425feSMarian Balakowicz 415991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 416991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC1 1 417991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0" 418991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC2 1 419991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1" 420991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 421991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 422991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 423991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 424991425feSMarian Balakowicz 425991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 426991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 427991425feSMarian Balakowicz 428991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 429991425feSMarian Balakowicz 430991425feSMarian Balakowicz /* 431991425feSMarian Balakowicz * Configure on-board RTC 432991425feSMarian Balakowicz */ 433991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 434991425feSMarian Balakowicz #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 435991425feSMarian Balakowicz 436991425feSMarian Balakowicz /* 437991425feSMarian Balakowicz * Environment 438991425feSMarian Balakowicz */ 439991425feSMarian Balakowicz #ifndef CFG_RAMBOOT 440991425feSMarian Balakowicz #define CFG_ENV_IS_IN_FLASH 1 441991425feSMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 442991425feSMarian Balakowicz #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 443991425feSMarian Balakowicz #define CFG_ENV_SIZE 0x2000 444991425feSMarian Balakowicz 445991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 446991425feSMarian Balakowicz #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE) 447991425feSMarian Balakowicz #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) 448991425feSMarian Balakowicz 449991425feSMarian Balakowicz #else 450991425feSMarian Balakowicz #define CFG_NO_FLASH 1 /* Flash is not usable now */ 451991425feSMarian Balakowicz #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 452991425feSMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 453991425feSMarian Balakowicz #define CFG_ENV_SIZE 0x2000 454991425feSMarian Balakowicz #endif 455991425feSMarian Balakowicz 456991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 457991425feSMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 458991425feSMarian Balakowicz 459991425feSMarian Balakowicz #if defined(CFG_RAMBOOT) 460991425feSMarian Balakowicz #if defined(CONFIG_PCI) 461991425feSMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 462991425feSMarian Balakowicz | CFG_CMD_PING \ 463991425feSMarian Balakowicz | CFG_CMD_PCI \ 464991425feSMarian Balakowicz | CFG_CMD_I2C \ 465991425feSMarian Balakowicz | CFG_CMD_DATE) \ 466991425feSMarian Balakowicz & \ 467991425feSMarian Balakowicz ~(CFG_CMD_ENV \ 468991425feSMarian Balakowicz | CFG_CMD_LOADS)) 469991425feSMarian Balakowicz #else 470991425feSMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 471991425feSMarian Balakowicz | CFG_CMD_PING \ 472991425feSMarian Balakowicz | CFG_CMD_I2C \ 473991425feSMarian Balakowicz | CFG_CMD_DATE) \ 474991425feSMarian Balakowicz & \ 475991425feSMarian Balakowicz ~(CFG_CMD_ENV \ 476991425feSMarian Balakowicz | CFG_CMD_LOADS)) 477991425feSMarian Balakowicz #endif 478991425feSMarian Balakowicz #else 479991425feSMarian Balakowicz #if defined(CONFIG_PCI) 480991425feSMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 481991425feSMarian Balakowicz | CFG_CMD_PCI \ 482991425feSMarian Balakowicz | CFG_CMD_PING \ 483991425feSMarian Balakowicz | CFG_CMD_I2C \ 484991425feSMarian Balakowicz | CFG_CMD_DATE \ 485991425feSMarian Balakowicz ) 486991425feSMarian Balakowicz #else 487991425feSMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 488991425feSMarian Balakowicz | CFG_CMD_PING \ 489991425feSMarian Balakowicz | CFG_CMD_I2C \ 490991425feSMarian Balakowicz | CFG_CMD_MII \ 491991425feSMarian Balakowicz | CFG_CMD_DATE \ 492991425feSMarian Balakowicz ) 493991425feSMarian Balakowicz #endif 494991425feSMarian Balakowicz #endif 495991425feSMarian Balakowicz 496991425feSMarian Balakowicz #include <cmd_confdefs.h> 497991425feSMarian Balakowicz 498991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 499991425feSMarian Balakowicz 500991425feSMarian Balakowicz /* 501991425feSMarian Balakowicz * Miscellaneous configurable options 502991425feSMarian Balakowicz */ 503991425feSMarian Balakowicz #define CFG_LONGHELP /* undef to save memory */ 504991425feSMarian Balakowicz #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 505991425feSMarian Balakowicz #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 506991425feSMarian Balakowicz 507991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 508991425feSMarian Balakowicz #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 509991425feSMarian Balakowicz #else 510991425feSMarian Balakowicz #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 511991425feSMarian Balakowicz #endif 512991425feSMarian Balakowicz 513991425feSMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 514991425feSMarian Balakowicz #define CFG_MAXARGS 16 /* max number of command args */ 515991425feSMarian Balakowicz #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 516991425feSMarian Balakowicz #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 517991425feSMarian Balakowicz 518991425feSMarian Balakowicz /* 519991425feSMarian Balakowicz * For booting Linux, the board info and command line data 520991425feSMarian Balakowicz * have to be in the first 8 MB of memory, since this is 521991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 522991425feSMarian Balakowicz */ 523991425feSMarian Balakowicz #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 524991425feSMarian Balakowicz 525991425feSMarian Balakowicz /* Cache Configuration */ 526991425feSMarian Balakowicz #define CFG_DCACHE_SIZE 32768 527991425feSMarian Balakowicz #define CFG_CACHELINE_SIZE 32 528991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 529991425feSMarian Balakowicz #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 530991425feSMarian Balakowicz #endif 531991425feSMarian Balakowicz 532991425feSMarian Balakowicz #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 533991425feSMarian Balakowicz 534991425feSMarian Balakowicz #if 1 /*528/264*/ 535991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 536991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 537991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5388fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 539991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 540991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 541991425feSMarian Balakowicz #elif 0 /*396/132*/ 542991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 543991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 544991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5458fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 546991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 547991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 548991425feSMarian Balakowicz #elif 0 /*264/132*/ 549991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 550991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 551991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5528fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 553991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 554991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 555991425feSMarian Balakowicz #elif 0 /*132/132*/ 556991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 557991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 558991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5598fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 560991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 561991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 562991425feSMarian Balakowicz #elif 0 /*264/264 */ 563991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 564991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 565991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5668fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 567991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 568991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 569991425feSMarian Balakowicz #endif 570991425feSMarian Balakowicz 571991425feSMarian Balakowicz #if defined(PCI_64BIT) 572991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\ 573991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 574991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 575991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 576991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 577991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 578991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 579991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 580991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 581991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 582991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 583991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 584991425feSMarian Balakowicz #else 585991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\ 586991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 587991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 588991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 589991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 590991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 591991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 592991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 593991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 594991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 595991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 596991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 597991425feSMarian Balakowicz #endif 598991425feSMarian Balakowicz 599991425feSMarian Balakowicz /* System IO Config */ 600991425feSMarian Balakowicz #define CFG_SICRH SICRH_TSOBI1 601991425feSMarian Balakowicz #define CFG_SICRL SICRL_LDP_A 602991425feSMarian Balakowicz 603991425feSMarian Balakowicz #define CFG_HID0_INIT 0x000000000 6048fe9bf61SKumar Gala #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 605991425feSMarian Balakowicz 606991425feSMarian Balakowicz /* #define CFG_HID0_FINAL (\ 607991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 608991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 609991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST ) */ 610991425feSMarian Balakowicz 611991425feSMarian Balakowicz 612991425feSMarian Balakowicz #define CFG_HID2 HID2_HBE 613991425feSMarian Balakowicz 614991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 615991425feSMarian Balakowicz #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 616991425feSMarian Balakowicz #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 617991425feSMarian Balakowicz 618991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 619991425feSMarian Balakowicz #ifdef CONFIG_PCI 620991425feSMarian Balakowicz #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 621991425feSMarian Balakowicz #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 622991425feSMarian Balakowicz #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 623991425feSMarian Balakowicz #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 624991425feSMarian Balakowicz #else 625991425feSMarian Balakowicz #define CFG_IBAT1L (0) 626991425feSMarian Balakowicz #define CFG_IBAT1U (0) 627991425feSMarian Balakowicz #define CFG_IBAT2L (0) 628991425feSMarian Balakowicz #define CFG_IBAT2U (0) 629991425feSMarian Balakowicz #endif 630991425feSMarian Balakowicz 6318fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 6328fe9bf61SKumar Gala #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6338fe9bf61SKumar Gala #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6348fe9bf61SKumar Gala #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6358fe9bf61SKumar Gala #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6368fe9bf61SKumar Gala #else 6378fe9bf61SKumar Gala #define CFG_IBAT3L (0) 6388fe9bf61SKumar Gala #define CFG_IBAT3U (0) 6398fe9bf61SKumar Gala #define CFG_IBAT4L (0) 6408fe9bf61SKumar Gala #define CFG_IBAT4U (0) 6418fe9bf61SKumar Gala #endif 642991425feSMarian Balakowicz 6438fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 6448fe9bf61SKumar Gala #define CFG_IBAT5L (CFG_IMMRBAR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6458fe9bf61SKumar Gala #define CFG_IBAT5U (CFG_IMMRBAR | BATU_BL_256M | BATU_VS | BATU_VP) 646991425feSMarian Balakowicz 6478fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 6488fe9bf61SKumar Gala #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 6498fe9bf61SKumar Gala #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 650991425feSMarian Balakowicz 6518fe9bf61SKumar Gala #define CFG_IBAT7L (0) 6528fe9bf61SKumar Gala #define CFG_IBAT7U (0) 653991425feSMarian Balakowicz 654991425feSMarian Balakowicz #define CFG_DBAT0L CFG_IBAT0L 655991425feSMarian Balakowicz #define CFG_DBAT0U CFG_IBAT0U 656991425feSMarian Balakowicz #define CFG_DBAT1L CFG_IBAT1L 657991425feSMarian Balakowicz #define CFG_DBAT1U CFG_IBAT1U 658991425feSMarian Balakowicz #define CFG_DBAT2L CFG_IBAT2L 659991425feSMarian Balakowicz #define CFG_DBAT2U CFG_IBAT2U 660991425feSMarian Balakowicz #define CFG_DBAT3L CFG_IBAT3L 661991425feSMarian Balakowicz #define CFG_DBAT3U CFG_IBAT3U 662991425feSMarian Balakowicz #define CFG_DBAT4L CFG_IBAT4L 663991425feSMarian Balakowicz #define CFG_DBAT4U CFG_IBAT4U 664991425feSMarian Balakowicz #define CFG_DBAT5L CFG_IBAT5L 665991425feSMarian Balakowicz #define CFG_DBAT5U CFG_IBAT5U 666991425feSMarian Balakowicz #define CFG_DBAT6L CFG_IBAT6L 667991425feSMarian Balakowicz #define CFG_DBAT6U CFG_IBAT6U 668991425feSMarian Balakowicz #define CFG_DBAT7L CFG_IBAT7L 669991425feSMarian Balakowicz #define CFG_DBAT7U CFG_IBAT7U 670991425feSMarian Balakowicz 671991425feSMarian Balakowicz /* 672991425feSMarian Balakowicz * Internal Definitions 673991425feSMarian Balakowicz * 674991425feSMarian Balakowicz * Boot Flags 675991425feSMarian Balakowicz */ 676991425feSMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 677991425feSMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 678991425feSMarian Balakowicz 679991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 680991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 681991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 682991425feSMarian Balakowicz #endif 683991425feSMarian Balakowicz 684991425feSMarian Balakowicz /* 685991425feSMarian Balakowicz * Environment Configuration 686991425feSMarian Balakowicz */ 687991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 688991425feSMarian Balakowicz 689991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 690991425feSMarian Balakowicz #define CONFIG_ETHADDR 00:04:9f:ef:23:33 691991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 692991425feSMarian Balakowicz #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21 693991425feSMarian Balakowicz #endif 694991425feSMarian Balakowicz 695*bf0b542dSKim Phillips #define CONFIG_IPADDR 192.168.1.253 696991425feSMarian Balakowicz 697991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 698*bf0b542dSKim Phillips #define CONFIG_ROOTPATH /nfsroot/rootfs 699*bf0b542dSKim Phillips #define CONFIG_BOOTFILE uImage 700991425feSMarian Balakowicz 701991425feSMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 702991425feSMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 703991425feSMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 704991425feSMarian Balakowicz 705991425feSMarian Balakowicz #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 706991425feSMarian Balakowicz 707991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 708991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 709991425feSMarian Balakowicz 710991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 711991425feSMarian Balakowicz 712991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 713991425feSMarian Balakowicz "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ 714991425feSMarian Balakowicz "echo" 715991425feSMarian Balakowicz 716991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 717991425feSMarian Balakowicz "netdev=eth0\0" \ 718991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 719991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 720991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 721991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 722991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 723991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 724991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 725991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 726991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 727991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 728991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 729991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 730991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 731991425feSMarian Balakowicz "bootm\0" \ 732991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 733991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 734991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \ 735991425feSMarian Balakowicz "upd=run load;run update\0" \ 736*bf0b542dSKim Phillips "fdtaddr=400000\0" \ 737*bf0b542dSKim Phillips "fdtfile=mpc8349emds.dtb\0" \ 738991425feSMarian Balakowicz "" 739991425feSMarian Balakowicz 740*bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 741*bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 742*bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 743*bf0b542dSKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 744*bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 745*bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 746*bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 747*bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 748*bf0b542dSKim Phillips 749*bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 750*bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 751*bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 752*bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 753*bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 754*bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 755*bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 756*bf0b542dSKim Phillips 757991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 758991425feSMarian Balakowicz 759991425feSMarian Balakowicz #endif /* __CONFIG_H */ 760