1*991425feSMarian Balakowicz /* 2*991425feSMarian Balakowicz * (C) Copyright 2006 3*991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4*991425feSMarian Balakowicz * 5*991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6*991425feSMarian Balakowicz * project. 7*991425feSMarian Balakowicz * 8*991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9*991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10*991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11*991425feSMarian Balakowicz * the License, or (at your option) any later version. 12*991425feSMarian Balakowicz * 13*991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14*991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*991425feSMarian Balakowicz * GNU General Public License for more details. 17*991425feSMarian Balakowicz * 18*991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19*991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20*991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*991425feSMarian Balakowicz * MA 02111-1307 USA 22*991425feSMarian Balakowicz */ 23*991425feSMarian Balakowicz 24*991425feSMarian Balakowicz /* 25*991425feSMarian Balakowicz * mpc8349emds board configuration file 26*991425feSMarian Balakowicz * 27*991425feSMarian Balakowicz */ 28*991425feSMarian Balakowicz 29*991425feSMarian Balakowicz #ifndef __CONFIG_H 30*991425feSMarian Balakowicz #define __CONFIG_H 31*991425feSMarian Balakowicz 32*991425feSMarian Balakowicz #define DEBUG 33*991425feSMarian Balakowicz #undef DEBUG 34*991425feSMarian Balakowicz 35*991425feSMarian Balakowicz /* 36*991425feSMarian Balakowicz * High Level Configuration Options 37*991425feSMarian Balakowicz */ 38*991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 39*991425feSMarian Balakowicz #define CONFIG_MPC83XX 1 /* MPC83XX family */ 40*991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 41*991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 42*991425feSMarian Balakowicz 43*991425feSMarian Balakowicz /* FIXME: Real PCI support will come in a follow-up update. */ 44*991425feSMarian Balakowicz #undef CONFIG_PCI 45*991425feSMarian Balakowicz 46*991425feSMarian Balakowicz #define PCI_66M 47*991425feSMarian Balakowicz #ifdef PCI_66M 48*991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 49*991425feSMarian Balakowicz #else 50*991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 51*991425feSMarian Balakowicz #endif 52*991425feSMarian Balakowicz 53*991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 54*991425feSMarian Balakowicz #ifdef PCI_66M 55*991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 56*991425feSMarian Balakowicz #else 57*991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 58*991425feSMarian Balakowicz #endif 59*991425feSMarian Balakowicz #endif 60*991425feSMarian Balakowicz 61*991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 62*991425feSMarian Balakowicz 63*991425feSMarian Balakowicz #define CFG_IMMRBAR 0xE0000000 64*991425feSMarian Balakowicz 65*991425feSMarian Balakowicz #undef CFG_DRAM_TEST /* memory test, takes time */ 66*991425feSMarian Balakowicz #define CFG_MEMTEST_START 0x00000000 /* memtest region */ 67*991425feSMarian Balakowicz #define CFG_MEMTEST_END 0x00100000 68*991425feSMarian Balakowicz 69*991425feSMarian Balakowicz /* 70*991425feSMarian Balakowicz * DDR Setup 71*991425feSMarian Balakowicz */ 72*991425feSMarian Balakowicz #define CONFIG_DDR_ECC /* only for ECC DDR module */ 73*991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 74*991425feSMarian Balakowicz 75*991425feSMarian Balakowicz #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/ 76*991425feSMarian Balakowicz #define CFG_SDRAM_BASE CFG_DDR_BASE 77*991425feSMarian Balakowicz #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 78*991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 79*991425feSMarian Balakowicz 80*991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 81*991425feSMarian Balakowicz /* 82*991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 83*991425feSMarian Balakowicz */ 84*991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 85*991425feSMarian Balakowicz #else 86*991425feSMarian Balakowicz /* 87*991425feSMarian Balakowicz * Manually set up DDR parameters 88*991425feSMarian Balakowicz */ 89*991425feSMarian Balakowicz #define CFG_DDR_SIZE 128 /* Mb */ 90*991425feSMarian Balakowicz #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9) 91*991425feSMarian Balakowicz #define CFG_DDR_TIMING_1 0x37344321 92*991425feSMarian Balakowicz #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 93*991425feSMarian Balakowicz #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 94*991425feSMarian Balakowicz #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 95*991425feSMarian Balakowicz #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 96*991425feSMarian Balakowicz #endif 97*991425feSMarian Balakowicz 98*991425feSMarian Balakowicz /* 99*991425feSMarian Balakowicz * SDRAM on the Local Bus 100*991425feSMarian Balakowicz */ 101*991425feSMarian Balakowicz #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 102*991425feSMarian Balakowicz #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 103*991425feSMarian Balakowicz 104*991425feSMarian Balakowicz /* 105*991425feSMarian Balakowicz * FLASH on the Local Bus 106*991425feSMarian Balakowicz */ 107*991425feSMarian Balakowicz #define CFG_FLASH_CFI /* use the Common Flash Interface */ 108*991425feSMarian Balakowicz #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 109*991425feSMarian Balakowicz #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */ 110*991425feSMarian Balakowicz #define CFG_FLASH_SIZE 8 /* flash size in MB */ 111*991425feSMarian Balakowicz /* #define CFG_FLASH_USE_BUFFER_WRITE */ 112*991425feSMarian Balakowicz 113*991425feSMarian Balakowicz #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \ 114*991425feSMarian Balakowicz (2 << BR_PS_SHIFT) | /* 32 bit port size */ \ 115*991425feSMarian Balakowicz BR_V) /* valid */ 116*991425feSMarian Balakowicz 117*991425feSMarian Balakowicz #define CFG_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */ 118*991425feSMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */ 119*991425feSMarian Balakowicz #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ 120*991425feSMarian Balakowicz 121*991425feSMarian Balakowicz #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 122*991425feSMarian Balakowicz #define CFG_MAX_FLASH_SECT 64 /* sectors per device */ 123*991425feSMarian Balakowicz 124*991425feSMarian Balakowicz #undef CFG_FLASH_CHECKSUM 125*991425feSMarian Balakowicz #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 126*991425feSMarian Balakowicz #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 127*991425feSMarian Balakowicz 128*991425feSMarian Balakowicz #define CFG_MID_FLASH_JUMP 0x7F000000 129*991425feSMarian Balakowicz #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 130*991425feSMarian Balakowicz 131*991425feSMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 132*991425feSMarian Balakowicz #define CFG_RAMBOOT 133*991425feSMarian Balakowicz #else 134*991425feSMarian Balakowicz #undef CFG_RAMBOOT 135*991425feSMarian Balakowicz #endif 136*991425feSMarian Balakowicz 137*991425feSMarian Balakowicz /* 138*991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 139*991425feSMarian Balakowicz */ 140*991425feSMarian Balakowicz #define CFG_BCSR 0xF8000000 141*991425feSMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */ 142*991425feSMarian Balakowicz #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 143*991425feSMarian Balakowicz #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */ 144*991425feSMarian Balakowicz #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 145*991425feSMarian Balakowicz 146*991425feSMarian Balakowicz #define CONFIG_L1_INIT_RAM 147*991425feSMarian Balakowicz #define CFG_INIT_RAM_LOCK 1 148*991425feSMarian Balakowicz #define CFG_INIT_RAM_ADDR 0xE8000000 /* Initial RAM address */ 149*991425feSMarian Balakowicz #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 150*991425feSMarian Balakowicz 151*991425feSMarian Balakowicz #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 152*991425feSMarian Balakowicz #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 153*991425feSMarian Balakowicz #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 154*991425feSMarian Balakowicz 155*991425feSMarian Balakowicz #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 156*991425feSMarian Balakowicz #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 157*991425feSMarian Balakowicz 158*991425feSMarian Balakowicz /* 159*991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 160*991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 161*991425feSMarian Balakowicz * External Local Bus rate is 162*991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 163*991425feSMarian Balakowicz */ 164*991425feSMarian Balakowicz #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 165*991425feSMarian Balakowicz #define CFG_LBC_LBCR 0x00000000 166*991425feSMarian Balakowicz 167*991425feSMarian Balakowicz #define CFG_LB_SDRAM /* if board has SRDAM on local bus */ 168*991425feSMarian Balakowicz 169*991425feSMarian Balakowicz #ifdef CFG_LB_SDRAM 170*991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 171*991425feSMarian Balakowicz /* 172*991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 173*991425feSMarian Balakowicz * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 174*991425feSMarian Balakowicz * 175*991425feSMarian Balakowicz * For BR2, need: 176*991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 177*991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 178*991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 179*991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 180*991425feSMarian Balakowicz * Valid = BR[31] = 1 181*991425feSMarian Balakowicz * 182*991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 183*991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 184*991425feSMarian Balakowicz * 185*991425feSMarian Balakowicz * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 186*991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 187*991425feSMarian Balakowicz */ 188*991425feSMarian Balakowicz 189*991425feSMarian Balakowicz #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 190*991425feSMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM 0xF0000000 191*991425feSMarian Balakowicz #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 192*991425feSMarian Balakowicz 193*991425feSMarian Balakowicz /* 194*991425feSMarian Balakowicz * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 195*991425feSMarian Balakowicz * 196*991425feSMarian Balakowicz * For OR2, need: 197*991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 198*991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 199*991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 200*991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 201*991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 202*991425feSMarian Balakowicz * 203*991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 204*991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 205*991425feSMarian Balakowicz */ 206*991425feSMarian Balakowicz 207*991425feSMarian Balakowicz #define CFG_OR2_PRELIM 0xFC006901 208*991425feSMarian Balakowicz 209*991425feSMarian Balakowicz #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 210*991425feSMarian Balakowicz #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 211*991425feSMarian Balakowicz 212*991425feSMarian Balakowicz /* 213*991425feSMarian Balakowicz * LSDMR masks 214*991425feSMarian Balakowicz */ 215*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 216*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 217*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 218*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 219*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16)) 220*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 221*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 222*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19)) 223*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 224*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 225*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 226*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 227*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 228*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) 229*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27)) 230*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 231*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 232*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 233*991425feSMarian Balakowicz 234*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 235*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 236*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 237*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 238*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 239*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 240*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 241*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 242*991425feSMarian Balakowicz 243*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \ 244*991425feSMarian Balakowicz | CFG_LBC_LSDMR_BSMA1516 \ 245*991425feSMarian Balakowicz | CFG_LBC_LSDMR_RFCR8 \ 246*991425feSMarian Balakowicz | CFG_LBC_LSDMR_PRETOACT6 \ 247*991425feSMarian Balakowicz | CFG_LBC_LSDMR_ACTTORW3 \ 248*991425feSMarian Balakowicz | CFG_LBC_LSDMR_BL8 \ 249*991425feSMarian Balakowicz | CFG_LBC_LSDMR_WRC3 \ 250*991425feSMarian Balakowicz | CFG_LBC_LSDMR_CL3 \ 251*991425feSMarian Balakowicz ) 252*991425feSMarian Balakowicz 253*991425feSMarian Balakowicz /* 254*991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 255*991425feSMarian Balakowicz */ 256*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ 257*991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_PCHALL) 258*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ 259*991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_ARFRSH) 260*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ 261*991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_ARFRSH) 262*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ 263*991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_MRW) 264*991425feSMarian Balakowicz #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ 265*991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_NORMAL) 266*991425feSMarian Balakowicz #endif 267*991425feSMarian Balakowicz 268*991425feSMarian Balakowicz /* 269*991425feSMarian Balakowicz * Serial Port 270*991425feSMarian Balakowicz */ 271*991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 272*991425feSMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 273*991425feSMarian Balakowicz #define CFG_NS16550 274*991425feSMarian Balakowicz #define CFG_NS16550_SERIAL 275*991425feSMarian Balakowicz #define CFG_NS16550_REG_SIZE 1 276*991425feSMarian Balakowicz #define CFG_NS16550_CLK get_bus_freq(0) 277*991425feSMarian Balakowicz 278*991425feSMarian Balakowicz #define CFG_BAUDRATE_TABLE \ 279*991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 280*991425feSMarian Balakowicz 281*991425feSMarian Balakowicz #define CFG_NS16550_COM1 (CFG_IMMRBAR+0x4500) 282*991425feSMarian Balakowicz #define CFG_NS16550_COM2 (CFG_IMMRBAR+0x4600) 283*991425feSMarian Balakowicz 284*991425feSMarian Balakowicz /* Use the HUSH parser */ 285*991425feSMarian Balakowicz #define CFG_HUSH_PARSER 286*991425feSMarian Balakowicz #ifdef CFG_HUSH_PARSER 287*991425feSMarian Balakowicz #define CFG_PROMPT_HUSH_PS2 "> " 288*991425feSMarian Balakowicz #endif 289*991425feSMarian Balakowicz 290*991425feSMarian Balakowicz /* I2C */ 291*991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 292*991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 293*991425feSMarian Balakowicz #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 294*991425feSMarian Balakowicz #define CFG_I2C_SLAVE 0x7F 295*991425feSMarian Balakowicz #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 296*991425feSMarian Balakowicz #define CFG_I2C_OFFSET 0x3000 297*991425feSMarian Balakowicz #define CFG_I2C2_OFFSET 0x3100 298*991425feSMarian Balakowicz 299*991425feSMarian Balakowicz /* TSEC */ 300*991425feSMarian Balakowicz #define CFG_TSEC1_OFFSET 0x24000 301*991425feSMarian Balakowicz #define CFG_TSEC1 (CFG_IMMRBAR+CFG_TSEC1_OFFSET) 302*991425feSMarian Balakowicz #define CFG_TSEC2_OFFSET 0x25000 303*991425feSMarian Balakowicz #define CFG_TSEC2 (CFG_IMMRBAR+CFG_TSEC2_OFFSET) 304*991425feSMarian Balakowicz 305*991425feSMarian Balakowicz /* IO Configuration */ 306*991425feSMarian Balakowicz #define CFG_IO_CONF (\ 307*991425feSMarian Balakowicz IO_CONF_UART |\ 308*991425feSMarian Balakowicz IO_CONF_TSEC1 |\ 309*991425feSMarian Balakowicz IO_CONF_IRQ0 |\ 310*991425feSMarian Balakowicz IO_CONF_IRQ1 |\ 311*991425feSMarian Balakowicz IO_CONF_IRQ2 |\ 312*991425feSMarian Balakowicz IO_CONF_IRQ3 |\ 313*991425feSMarian Balakowicz IO_CONF_IRQ4 |\ 314*991425feSMarian Balakowicz IO_CONF_IRQ5 |\ 315*991425feSMarian Balakowicz IO_CONF_IRQ6 |\ 316*991425feSMarian Balakowicz IO_CONF_IRQ7 ) 317*991425feSMarian Balakowicz 318*991425feSMarian Balakowicz /* 319*991425feSMarian Balakowicz * General PCI 320*991425feSMarian Balakowicz * Addresses are mapped 1-1. 321*991425feSMarian Balakowicz */ 322*991425feSMarian Balakowicz #define CFG_PCI1_MEM_BASE 0x80000000 323*991425feSMarian Balakowicz #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 324*991425feSMarian Balakowicz #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 325*991425feSMarian Balakowicz #define CFG_PCI1_IO_BASE 0x00000000 326*991425feSMarian Balakowicz #define CFG_PCI1_IO_PHYS 0xe2000000 327*991425feSMarian Balakowicz #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 328*991425feSMarian Balakowicz 329*991425feSMarian Balakowicz #define CFG_PCI2_MEM_BASE 0xA0000000 330*991425feSMarian Balakowicz #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 331*991425feSMarian Balakowicz #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */ 332*991425feSMarian Balakowicz #define CFG_PCI2_IO_BASE 0x00000000 333*991425feSMarian Balakowicz #define CFG_PCI2_IO_PHYS 0xe3000000 334*991425feSMarian Balakowicz #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */ 335*991425feSMarian Balakowicz 336*991425feSMarian Balakowicz #if defined(CONFIG_PCI) 337*991425feSMarian Balakowicz 338*991425feSMarian Balakowicz #define PCI_ALL_PCI1 339*991425feSMarian Balakowicz #if defined(PCI_64BIT) 340*991425feSMarian Balakowicz #undef PCI_ALL_PCI1 341*991425feSMarian Balakowicz #undef PCI_TWO_PCI1 342*991425feSMarian Balakowicz #undef PCI_ONE_PCI1 343*991425feSMarian Balakowicz #endif 344*991425feSMarian Balakowicz 345*991425feSMarian Balakowicz #define CONFIG_NET_MULTI 346*991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 347*991425feSMarian Balakowicz 348*991425feSMarian Balakowicz #undef CONFIG_EEPRO100 349*991425feSMarian Balakowicz #undef CONFIG_TULIP 350*991425feSMarian Balakowicz 351*991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 352*991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 353*991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 354*991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 355*991425feSMarian Balakowicz #endif 356*991425feSMarian Balakowicz 357*991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 358*991425feSMarian Balakowicz #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 359*991425feSMarian Balakowicz 360*991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 361*991425feSMarian Balakowicz 362*991425feSMarian Balakowicz /* 363*991425feSMarian Balakowicz * TSEC configuration 364*991425feSMarian Balakowicz */ 365*991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 366*991425feSMarian Balakowicz 367*991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 368*991425feSMarian Balakowicz #ifndef CONFIG_NET_MULTI 369*991425feSMarian Balakowicz #define CONFIG_NET_MULTI 1 370*991425feSMarian Balakowicz #endif 371*991425feSMarian Balakowicz 372*991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 373*991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC1 1 374*991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0" 375*991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC2 1 376*991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1" 377*991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 378*991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 379*991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 380*991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 381*991425feSMarian Balakowicz 382*991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 383*991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 384*991425feSMarian Balakowicz 385*991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 386*991425feSMarian Balakowicz 387*991425feSMarian Balakowicz /* 388*991425feSMarian Balakowicz * Configure on-board RTC 389*991425feSMarian Balakowicz */ 390*991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 391*991425feSMarian Balakowicz #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 392*991425feSMarian Balakowicz 393*991425feSMarian Balakowicz /* 394*991425feSMarian Balakowicz * Environment 395*991425feSMarian Balakowicz */ 396*991425feSMarian Balakowicz #ifndef CFG_RAMBOOT 397*991425feSMarian Balakowicz #define CFG_ENV_IS_IN_FLASH 1 398*991425feSMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 399*991425feSMarian Balakowicz #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 400*991425feSMarian Balakowicz #define CFG_ENV_SIZE 0x2000 401*991425feSMarian Balakowicz 402*991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 403*991425feSMarian Balakowicz #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE) 404*991425feSMarian Balakowicz #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) 405*991425feSMarian Balakowicz 406*991425feSMarian Balakowicz #else 407*991425feSMarian Balakowicz #define CFG_NO_FLASH 1 /* Flash is not usable now */ 408*991425feSMarian Balakowicz #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 409*991425feSMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 410*991425feSMarian Balakowicz #define CFG_ENV_SIZE 0x2000 411*991425feSMarian Balakowicz #endif 412*991425feSMarian Balakowicz 413*991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 414*991425feSMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 415*991425feSMarian Balakowicz 416*991425feSMarian Balakowicz #if defined(CFG_RAMBOOT) 417*991425feSMarian Balakowicz #if defined(CONFIG_PCI) 418*991425feSMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 419*991425feSMarian Balakowicz | CFG_CMD_PING \ 420*991425feSMarian Balakowicz | CFG_CMD_PCI \ 421*991425feSMarian Balakowicz | CFG_CMD_I2C \ 422*991425feSMarian Balakowicz | CFG_CMD_DATE) \ 423*991425feSMarian Balakowicz & \ 424*991425feSMarian Balakowicz ~(CFG_CMD_ENV \ 425*991425feSMarian Balakowicz | CFG_CMD_LOADS)) 426*991425feSMarian Balakowicz #else 427*991425feSMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 428*991425feSMarian Balakowicz | CFG_CMD_PING \ 429*991425feSMarian Balakowicz | CFG_CMD_I2C \ 430*991425feSMarian Balakowicz | CFG_CMD_DATE) \ 431*991425feSMarian Balakowicz & \ 432*991425feSMarian Balakowicz ~(CFG_CMD_ENV \ 433*991425feSMarian Balakowicz | CFG_CMD_LOADS)) 434*991425feSMarian Balakowicz #endif 435*991425feSMarian Balakowicz #else 436*991425feSMarian Balakowicz #if defined(CONFIG_PCI) 437*991425feSMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 438*991425feSMarian Balakowicz | CFG_CMD_PCI \ 439*991425feSMarian Balakowicz | CFG_CMD_PING \ 440*991425feSMarian Balakowicz | CFG_CMD_I2C \ 441*991425feSMarian Balakowicz | CFG_CMD_DATE \ 442*991425feSMarian Balakowicz ) 443*991425feSMarian Balakowicz #else 444*991425feSMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 445*991425feSMarian Balakowicz | CFG_CMD_PING \ 446*991425feSMarian Balakowicz | CFG_CMD_I2C \ 447*991425feSMarian Balakowicz | CFG_CMD_MII \ 448*991425feSMarian Balakowicz | CFG_CMD_DATE \ 449*991425feSMarian Balakowicz ) 450*991425feSMarian Balakowicz #endif 451*991425feSMarian Balakowicz #endif 452*991425feSMarian Balakowicz 453*991425feSMarian Balakowicz #include <cmd_confdefs.h> 454*991425feSMarian Balakowicz 455*991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 456*991425feSMarian Balakowicz 457*991425feSMarian Balakowicz /* 458*991425feSMarian Balakowicz * Miscellaneous configurable options 459*991425feSMarian Balakowicz */ 460*991425feSMarian Balakowicz #define CFG_LONGHELP /* undef to save memory */ 461*991425feSMarian Balakowicz #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 462*991425feSMarian Balakowicz #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 463*991425feSMarian Balakowicz 464*991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 465*991425feSMarian Balakowicz #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 466*991425feSMarian Balakowicz #else 467*991425feSMarian Balakowicz #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 468*991425feSMarian Balakowicz #endif 469*991425feSMarian Balakowicz 470*991425feSMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 471*991425feSMarian Balakowicz #define CFG_MAXARGS 16 /* max number of command args */ 472*991425feSMarian Balakowicz #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 473*991425feSMarian Balakowicz #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 474*991425feSMarian Balakowicz 475*991425feSMarian Balakowicz /* 476*991425feSMarian Balakowicz * For booting Linux, the board info and command line data 477*991425feSMarian Balakowicz * have to be in the first 8 MB of memory, since this is 478*991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 479*991425feSMarian Balakowicz */ 480*991425feSMarian Balakowicz #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 481*991425feSMarian Balakowicz 482*991425feSMarian Balakowicz /* Cache Configuration */ 483*991425feSMarian Balakowicz #define CFG_DCACHE_SIZE 32768 484*991425feSMarian Balakowicz #define CFG_CACHELINE_SIZE 32 485*991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 486*991425feSMarian Balakowicz #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 487*991425feSMarian Balakowicz #endif 488*991425feSMarian Balakowicz 489*991425feSMarian Balakowicz #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 490*991425feSMarian Balakowicz 491*991425feSMarian Balakowicz #if 1 /*528/264*/ 492*991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 493*991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 494*991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 495*991425feSMarian Balakowicz HRCWL_CSB_TO_CLKIN_4X1 |\ 496*991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 497*991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 498*991425feSMarian Balakowicz #elif 0 /*396/132*/ 499*991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 500*991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 501*991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 502*991425feSMarian Balakowicz HRCWL_CSB_TO_CLKIN_2X1 |\ 503*991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 504*991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 505*991425feSMarian Balakowicz #elif 0 /*264/132*/ 506*991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 507*991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 508*991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 509*991425feSMarian Balakowicz HRCWL_CSB_TO_CLKIN_2X1 |\ 510*991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 511*991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 512*991425feSMarian Balakowicz #elif 0 /*132/132*/ 513*991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 514*991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 515*991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 516*991425feSMarian Balakowicz HRCWL_CSB_TO_CLKIN_2X1 |\ 517*991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 518*991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 519*991425feSMarian Balakowicz #elif 0 /*264/264 */ 520*991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 521*991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 522*991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 523*991425feSMarian Balakowicz HRCWL_CSB_TO_CLKIN_4X1 |\ 524*991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 525*991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 526*991425feSMarian Balakowicz #endif 527*991425feSMarian Balakowicz 528*991425feSMarian Balakowicz #if defined(PCI_64BIT) 529*991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\ 530*991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 531*991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 532*991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 533*991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 534*991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 535*991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 536*991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 537*991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 538*991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 539*991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 540*991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 541*991425feSMarian Balakowicz #else 542*991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\ 543*991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 544*991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 545*991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 546*991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 547*991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 548*991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 549*991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 550*991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 551*991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 552*991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 553*991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 554*991425feSMarian Balakowicz #endif 555*991425feSMarian Balakowicz 556*991425feSMarian Balakowicz /* System IO Config */ 557*991425feSMarian Balakowicz #define CFG_SICRH SICRH_TSOBI1 558*991425feSMarian Balakowicz #define CFG_SICRL SICRL_LDP_A 559*991425feSMarian Balakowicz 560*991425feSMarian Balakowicz #define CFG_HID0_INIT 0x000000000 561*991425feSMarian Balakowicz #define CFG_HID0_FINAL CFG_HID0_INIT 562*991425feSMarian Balakowicz 563*991425feSMarian Balakowicz /* #define CFG_HID0_FINAL (\ 564*991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 565*991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 566*991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST ) */ 567*991425feSMarian Balakowicz 568*991425feSMarian Balakowicz 569*991425feSMarian Balakowicz #define CFG_HID2 HID2_HBE 570*991425feSMarian Balakowicz 571*991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 572*991425feSMarian Balakowicz #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 573*991425feSMarian Balakowicz #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 574*991425feSMarian Balakowicz 575*991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 576*991425feSMarian Balakowicz #ifdef CONFIG_PCI 577*991425feSMarian Balakowicz #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 578*991425feSMarian Balakowicz #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 579*991425feSMarian Balakowicz #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 580*991425feSMarian Balakowicz #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 581*991425feSMarian Balakowicz #else 582*991425feSMarian Balakowicz #define CFG_IBAT1L (0) 583*991425feSMarian Balakowicz #define CFG_IBAT1U (0) 584*991425feSMarian Balakowicz #define CFG_IBAT2L (0) 585*991425feSMarian Balakowicz #define CFG_IBAT2U (0) 586*991425feSMarian Balakowicz #endif 587*991425feSMarian Balakowicz 588*991425feSMarian Balakowicz /* IMMRBAR @ 0xE0000000 */ 589*991425feSMarian Balakowicz #define CFG_IBAT3L (CFG_IMMRBAR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 590*991425feSMarian Balakowicz #define CFG_IBAT3U (CFG_IMMRBAR | BATU_BL_1M | BATU_VS | BATU_VP) 591*991425feSMarian Balakowicz 592*991425feSMarian Balakowicz /* stack in DCACHE (no backing mem) @ 0xE8000000 */ 593*991425feSMarian Balakowicz #define CFG_IBAT4L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) 594*991425feSMarian Balakowicz #define CFG_IBAT4U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 595*991425feSMarian Balakowicz 596*991425feSMarian Balakowicz /* LBC SDRAM @ 0xF0000000 */ 597*991425feSMarian Balakowicz #define CFG_IBAT5L (CFG_LBC_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 598*991425feSMarian Balakowicz #define CFG_IBAT5U (CFG_LBC_SDRAM_BASE | BATU_BL_64M | BATU_VS | BATU_VP) 599*991425feSMarian Balakowicz 600*991425feSMarian Balakowicz /* BCSR @ 0xF8000000 */ 601*991425feSMarian Balakowicz #define CFG_IBAT6L (CFG_BCSR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 602*991425feSMarian Balakowicz #define CFG_IBAT6U (CFG_BCSR | BATU_BL_128K | BATU_VS | BATU_VP) 603*991425feSMarian Balakowicz 604*991425feSMarian Balakowicz /* FLASH @ 0xFE000000 */ 605*991425feSMarian Balakowicz #define CFG_IBAT7L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 606*991425feSMarian Balakowicz #define CFG_IBAT7U (CFG_FLASH_BASE | BATU_BL_8M | BATU_VS | BATU_VP) 607*991425feSMarian Balakowicz 608*991425feSMarian Balakowicz #define CFG_DBAT0L CFG_IBAT0L 609*991425feSMarian Balakowicz #define CFG_DBAT0U CFG_IBAT0U 610*991425feSMarian Balakowicz #define CFG_DBAT1L CFG_IBAT1L 611*991425feSMarian Balakowicz #define CFG_DBAT1U CFG_IBAT1U 612*991425feSMarian Balakowicz #define CFG_DBAT2L CFG_IBAT2L 613*991425feSMarian Balakowicz #define CFG_DBAT2U CFG_IBAT2U 614*991425feSMarian Balakowicz #define CFG_DBAT3L CFG_IBAT3L 615*991425feSMarian Balakowicz #define CFG_DBAT3U CFG_IBAT3U 616*991425feSMarian Balakowicz #define CFG_DBAT4L CFG_IBAT4L 617*991425feSMarian Balakowicz #define CFG_DBAT4U CFG_IBAT4U 618*991425feSMarian Balakowicz #define CFG_DBAT5L CFG_IBAT5L 619*991425feSMarian Balakowicz #define CFG_DBAT5U CFG_IBAT5U 620*991425feSMarian Balakowicz #define CFG_DBAT6L CFG_IBAT6L 621*991425feSMarian Balakowicz #define CFG_DBAT6U CFG_IBAT6U 622*991425feSMarian Balakowicz #define CFG_DBAT7L CFG_IBAT7L 623*991425feSMarian Balakowicz #define CFG_DBAT7U CFG_IBAT7U 624*991425feSMarian Balakowicz 625*991425feSMarian Balakowicz /* 626*991425feSMarian Balakowicz * Internal Definitions 627*991425feSMarian Balakowicz * 628*991425feSMarian Balakowicz * Boot Flags 629*991425feSMarian Balakowicz */ 630*991425feSMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 631*991425feSMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 632*991425feSMarian Balakowicz 633*991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 634*991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 635*991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 636*991425feSMarian Balakowicz #endif 637*991425feSMarian Balakowicz 638*991425feSMarian Balakowicz /* 639*991425feSMarian Balakowicz * Environment Configuration 640*991425feSMarian Balakowicz */ 641*991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 642*991425feSMarian Balakowicz 643*991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 644*991425feSMarian Balakowicz #define CONFIG_ETHADDR 00:04:9f:ef:23:33 645*991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 646*991425feSMarian Balakowicz #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21 647*991425feSMarian Balakowicz #endif 648*991425feSMarian Balakowicz 649*991425feSMarian Balakowicz #define CONFIG_IPADDR 192.168.205.5 650*991425feSMarian Balakowicz 651*991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 652*991425feSMarian Balakowicz #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx 653*991425feSMarian Balakowicz #define CONFIG_BOOTFILE /tftpboot/tqm83xx/uImage 654*991425feSMarian Balakowicz 655*991425feSMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 656*991425feSMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 657*991425feSMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 658*991425feSMarian Balakowicz 659*991425feSMarian Balakowicz #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 660*991425feSMarian Balakowicz 661*991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 662*991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 663*991425feSMarian Balakowicz 664*991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 665*991425feSMarian Balakowicz 666*991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 667*991425feSMarian Balakowicz "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ 668*991425feSMarian Balakowicz "echo" 669*991425feSMarian Balakowicz 670*991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 671*991425feSMarian Balakowicz "netdev=eth0\0" \ 672*991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 673*991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 674*991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 675*991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 676*991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 677*991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 678*991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 679*991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 680*991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 681*991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 682*991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 683*991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 684*991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 685*991425feSMarian Balakowicz "bootm\0" \ 686*991425feSMarian Balakowicz "rootpath=/opt/eldk/ppc_6xx\0" \ 687*991425feSMarian Balakowicz "bootfile=/tftpboot/mpc8349emds/uImage\0" \ 688*991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 689*991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 690*991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \ 691*991425feSMarian Balakowicz "upd=run load;run update\0" \ 692*991425feSMarian Balakowicz "" 693*991425feSMarian Balakowicz 694*991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 695*991425feSMarian Balakowicz 696*991425feSMarian Balakowicz #endif /* __CONFIG_H */ 697