xref: /rk3399_rockchip-uboot/include/configs/MPC8349EMDS.h (revision 8fe9bf61efa6cab617dc99dfc5413e47f2ef969f)
1991425feSMarian Balakowicz /*
2991425feSMarian Balakowicz  * (C) Copyright 2006
3991425feSMarian Balakowicz  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4991425feSMarian Balakowicz  *
5991425feSMarian Balakowicz  * See file CREDITS for list of people who contributed to this
6991425feSMarian Balakowicz  * project.
7991425feSMarian Balakowicz  *
8991425feSMarian Balakowicz  * This program is free software; you can redistribute it and/or
9991425feSMarian Balakowicz  * modify it under the terms of the GNU General Public License as
10991425feSMarian Balakowicz  * published by the Free Software Foundation; either version 2 of
11991425feSMarian Balakowicz  * the License, or (at your option) any later version.
12991425feSMarian Balakowicz  *
13991425feSMarian Balakowicz  * This program is distributed in the hope that it will be useful,
14991425feSMarian Balakowicz  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15991425feSMarian Balakowicz  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
16991425feSMarian Balakowicz  * GNU General Public License for more details.
17991425feSMarian Balakowicz  *
18991425feSMarian Balakowicz  * You should have received a copy of the GNU General Public License
19991425feSMarian Balakowicz  * along with this program; if not, write to the Free Software
20991425feSMarian Balakowicz  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21991425feSMarian Balakowicz  * MA 02111-1307 USA
22991425feSMarian Balakowicz  */
23991425feSMarian Balakowicz 
24991425feSMarian Balakowicz /*
25991425feSMarian Balakowicz  * mpc8349emds board configuration file
26991425feSMarian Balakowicz  *
27991425feSMarian Balakowicz  */
28991425feSMarian Balakowicz 
29991425feSMarian Balakowicz #ifndef __CONFIG_H
30991425feSMarian Balakowicz #define __CONFIG_H
31991425feSMarian Balakowicz 
32991425feSMarian Balakowicz #undef DEBUG
33991425feSMarian Balakowicz 
34991425feSMarian Balakowicz /*
35991425feSMarian Balakowicz  * High Level Configuration Options
36991425feSMarian Balakowicz  */
37991425feSMarian Balakowicz #define CONFIG_E300		1	/* E300 Family */
38991425feSMarian Balakowicz #define CONFIG_MPC83XX		1	/* MPC83XX family */
39991425feSMarian Balakowicz #define CONFIG_MPC8349		1	/* MPC8349 specific */
40991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS	1	/* MPC8349EMDS board specific */
41991425feSMarian Balakowicz 
42991425feSMarian Balakowicz #undef CONFIG_PCI
43*8fe9bf61SKumar Gala #undef CONFIG_MPC83XX_PCI2 		/* support for 2nd PCI controller */
44991425feSMarian Balakowicz 
45991425feSMarian Balakowicz #define PCI_66M
46991425feSMarian Balakowicz #ifdef PCI_66M
47991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
48991425feSMarian Balakowicz #else
49991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN	33000000	/* in Hz */
50991425feSMarian Balakowicz #endif
51991425feSMarian Balakowicz 
52991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ
53991425feSMarian Balakowicz #ifdef PCI_66M
54991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ	66000000
55*8fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_4X1
56991425feSMarian Balakowicz #else
57991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ	33000000
58*8fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_8X1
59991425feSMarian Balakowicz #endif
60991425feSMarian Balakowicz #endif
61991425feSMarian Balakowicz 
62991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F		/* call board_pre_init */
63991425feSMarian Balakowicz 
64991425feSMarian Balakowicz #define CFG_IMMRBAR		0xE0000000
65991425feSMarian Balakowicz 
66991425feSMarian Balakowicz #undef CFG_DRAM_TEST				/* memory test, takes time */
67991425feSMarian Balakowicz #define CFG_MEMTEST_START	0x00000000      /* memtest region */
68991425feSMarian Balakowicz #define CFG_MEMTEST_END		0x00100000
69991425feSMarian Balakowicz 
70991425feSMarian Balakowicz /*
71991425feSMarian Balakowicz  * DDR Setup
72991425feSMarian Balakowicz  */
73*8fe9bf61SKumar Gala #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
74d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD		/* use DDR ECC user commands */
75991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM		/* use SPD EEPROM for DDR setup*/
76991425feSMarian Balakowicz 
77dc9e499cSRafal Jaworowski /*
78dc9e499cSRafal Jaworowski  * 32-bit data path mode.
79dc9e499cSRafal Jaworowski  *
80dc9e499cSRafal Jaworowski  * Please note that using this mode for devices with the real density of 64-bit
81dc9e499cSRafal Jaworowski  * effectively reduces the amount of available memory due to the effect of
82dc9e499cSRafal Jaworowski  * wrapping around while translating address to row/columns, for example in the
83dc9e499cSRafal Jaworowski  * 256MB module the upper 128MB get aliased with contents of the lower
84dc9e499cSRafal Jaworowski  * 128MB); normally this define should be used for devices with real 32-bit
85dc9e499cSRafal Jaworowski  * data path.
86dc9e499cSRafal Jaworowski  */
87dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT
88dc9e499cSRafal Jaworowski 
89991425feSMarian Balakowicz #define CFG_DDR_BASE		0x00000000	/* DDR is system memory*/
90991425feSMarian Balakowicz #define CFG_SDRAM_BASE		CFG_DDR_BASE
91991425feSMarian Balakowicz #define CFG_DDR_SDRAM_BASE	CFG_DDR_BASE
92991425feSMarian Balakowicz #undef  CONFIG_DDR_2T_TIMING
93991425feSMarian Balakowicz 
94991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM)
95991425feSMarian Balakowicz /*
96991425feSMarian Balakowicz  * Determine DDR configuration from I2C interface.
97991425feSMarian Balakowicz  */
98991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
99991425feSMarian Balakowicz #else
100991425feSMarian Balakowicz /*
101991425feSMarian Balakowicz  * Manually set up DDR parameters
102991425feSMarian Balakowicz  */
103dc9e499cSRafal Jaworowski #define CFG_DDR_SIZE		256		/* MB */
104dc9e499cSRafal Jaworowski #define CFG_DDR_CONFIG		(CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
105dc9e499cSRafal Jaworowski #define CFG_DDR_TIMING_1	0x36332321
106991425feSMarian Balakowicz #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
107991425feSMarian Balakowicz #define CFG_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
108dc9e499cSRafal Jaworowski #define CFG_DDR_INTERVAL	0x04060100	/* autocharge,no open page */
109dc9e499cSRafal Jaworowski 
110dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT)
111dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */
112dc9e499cSRafal Jaworowski #define CFG_DDR_MODE		0x00000023	/* DLL,normal,seq,4/2.5, 8 burst len */
113dc9e499cSRafal Jaworowski #else
114dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */
115dc9e499cSRafal Jaworowski #define CFG_DDR_MODE		0x00000022	/* DLL,normal,seq,4/2.5, 4 burst len */
116dc9e499cSRafal Jaworowski #endif
117991425feSMarian Balakowicz #endif
118991425feSMarian Balakowicz 
119991425feSMarian Balakowicz /*
120991425feSMarian Balakowicz  * SDRAM on the Local Bus
121991425feSMarian Balakowicz  */
122991425feSMarian Balakowicz #define CFG_LBC_SDRAM_BASE	0xF0000000	/* Localbus SDRAM */
123991425feSMarian Balakowicz #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
124991425feSMarian Balakowicz 
125991425feSMarian Balakowicz /*
126991425feSMarian Balakowicz  * FLASH on the Local Bus
127991425feSMarian Balakowicz  */
128991425feSMarian Balakowicz #define CFG_FLASH_CFI				/* use the Common Flash Interface */
129991425feSMarian Balakowicz #define CFG_FLASH_CFI_DRIVER			/* use the CFI driver */
130991425feSMarian Balakowicz #define CFG_FLASH_BASE		0xFE000000	/* start of FLASH   */
131991425feSMarian Balakowicz #define CFG_FLASH_SIZE		8		/* flash size in MB */
132991425feSMarian Balakowicz /* #define CFG_FLASH_USE_BUFFER_WRITE */
133991425feSMarian Balakowicz 
134991425feSMarian Balakowicz #define CFG_BR0_PRELIM		(CFG_FLASH_BASE |	/* flash Base address */ \
135991425feSMarian Balakowicz 				(2 << BR_PS_SHIFT) |	/* 32 bit port size */	 \
136991425feSMarian Balakowicz 				BR_V)			/* valid */
137991425feSMarian Balakowicz 
138991425feSMarian Balakowicz #define CFG_OR0_PRELIM		0xFF806FF7	/* 8 MB flash size */
139991425feSMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM	CFG_FLASH_BASE	/* window base at flash base */
140991425feSMarian Balakowicz #define CFG_LBLAWAR0_PRELIM	0x80000016	/* 8 MB window size */
141991425feSMarian Balakowicz 
142991425feSMarian Balakowicz #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
143991425feSMarian Balakowicz #define CFG_MAX_FLASH_SECT	64		/* sectors per device */
144991425feSMarian Balakowicz 
145991425feSMarian Balakowicz #undef CFG_FLASH_CHECKSUM
146991425feSMarian Balakowicz #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
147991425feSMarian Balakowicz #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
148991425feSMarian Balakowicz 
149991425feSMarian Balakowicz #define CFG_MID_FLASH_JUMP	0x7F000000
150991425feSMarian Balakowicz #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
151991425feSMarian Balakowicz 
152991425feSMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
153991425feSMarian Balakowicz #define CFG_RAMBOOT
154991425feSMarian Balakowicz #else
155991425feSMarian Balakowicz #undef  CFG_RAMBOOT
156991425feSMarian Balakowicz #endif
157991425feSMarian Balakowicz 
158991425feSMarian Balakowicz /*
159991425feSMarian Balakowicz  * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
160991425feSMarian Balakowicz  */
161*8fe9bf61SKumar Gala #define CFG_BCSR		0xE2400000
162991425feSMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM	CFG_BCSR		/* Access window base at BCSR base */
163991425feSMarian Balakowicz #define CFG_LBLAWAR1_PRELIM	0x8000000E		/* Access window size 32K */
164991425feSMarian Balakowicz #define CFG_BR1_PRELIM		(CFG_BCSR|0x00000801)	/* Port-size=8bit, MSEL=GPCM */
165991425feSMarian Balakowicz #define CFG_OR1_PRELIM		0xFFFFE8F0		/* length 32K */
166991425feSMarian Balakowicz 
167991425feSMarian Balakowicz #define CONFIG_L1_INIT_RAM
168991425feSMarian Balakowicz #define CFG_INIT_RAM_LOCK	1
169*8fe9bf61SKumar Gala #define CFG_INIT_RAM_ADDR	0xFD000000		/* Initial RAM address */
170991425feSMarian Balakowicz #define CFG_INIT_RAM_END	0x1000			/* End of used area in RAM*/
171991425feSMarian Balakowicz 
172991425feSMarian Balakowicz #define CFG_GBL_DATA_SIZE	0x100			/* num bytes initial data */
173991425feSMarian Balakowicz #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
174991425feSMarian Balakowicz #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
175991425feSMarian Balakowicz 
176991425feSMarian Balakowicz #define CFG_MONITOR_LEN		(256 * 1024)		/* Reserve 256 kB for Mon */
177991425feSMarian Balakowicz #define CFG_MALLOC_LEN		(128 * 1024)		/* Reserved for malloc */
178991425feSMarian Balakowicz 
179991425feSMarian Balakowicz /*
180991425feSMarian Balakowicz  * Local Bus LCRR and LBCR regs
181991425feSMarian Balakowicz  *    LCRR:  DLL bypass, Clock divider is 4
182991425feSMarian Balakowicz  * External Local Bus rate is
183991425feSMarian Balakowicz  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
184991425feSMarian Balakowicz  */
185991425feSMarian Balakowicz #define CFG_LCRR	(LCRR_DBYP | LCRR_CLKDIV_4)
186991425feSMarian Balakowicz #define CFG_LBC_LBCR	0x00000000
187991425feSMarian Balakowicz 
188991425feSMarian Balakowicz #define CFG_LB_SDRAM	/* if board has SRDAM on local bus */
189991425feSMarian Balakowicz 
190991425feSMarian Balakowicz #ifdef CFG_LB_SDRAM
191991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
192991425feSMarian Balakowicz /*
193991425feSMarian Balakowicz  * Base Register 2 and Option Register 2 configure SDRAM.
194991425feSMarian Balakowicz  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
195991425feSMarian Balakowicz  *
196991425feSMarian Balakowicz  * For BR2, need:
197991425feSMarian Balakowicz  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
198991425feSMarian Balakowicz  *    port-size = 32-bits = BR2[19:20] = 11
199991425feSMarian Balakowicz  *    no parity checking = BR2[21:22] = 00
200991425feSMarian Balakowicz  *    SDRAM for MSEL = BR2[24:26] = 011
201991425feSMarian Balakowicz  *    Valid = BR[31] = 1
202991425feSMarian Balakowicz  *
203991425feSMarian Balakowicz  * 0    4    8    12   16   20   24   28
204991425feSMarian Balakowicz  * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
205991425feSMarian Balakowicz  *
206991425feSMarian Balakowicz  * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
207991425feSMarian Balakowicz  * FIXME: the top 17 bits of BR2.
208991425feSMarian Balakowicz  */
209991425feSMarian Balakowicz 
210991425feSMarian Balakowicz #define CFG_BR2_PRELIM		0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
211991425feSMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM	0xF0000000
212991425feSMarian Balakowicz #define CFG_LBLAWAR2_PRELIM	0x80000019 /* 64M */
213991425feSMarian Balakowicz 
214991425feSMarian Balakowicz /*
215991425feSMarian Balakowicz  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
216991425feSMarian Balakowicz  *
217991425feSMarian Balakowicz  * For OR2, need:
218991425feSMarian Balakowicz  *    64MB mask for AM, OR2[0:7] = 1111 1100
219991425feSMarian Balakowicz  *                 XAM, OR2[17:18] = 11
220991425feSMarian Balakowicz  *    9 columns OR2[19-21] = 010
221991425feSMarian Balakowicz  *    13 rows   OR2[23-25] = 100
222991425feSMarian Balakowicz  *    EAD set for extra time OR[31] = 1
223991425feSMarian Balakowicz  *
224991425feSMarian Balakowicz  * 0    4    8    12   16   20   24   28
225991425feSMarian Balakowicz  * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
226991425feSMarian Balakowicz  */
227991425feSMarian Balakowicz 
228991425feSMarian Balakowicz #define CFG_OR2_PRELIM	0xFC006901
229991425feSMarian Balakowicz 
230991425feSMarian Balakowicz #define CFG_LBC_LSRT	0x32000000    /* LB sdram refresh timer, about 6us */
231991425feSMarian Balakowicz #define CFG_LBC_MRTPR	0x20000000    /* LB refresh timer prescal, 266MHz/32 */
232991425feSMarian Balakowicz 
233991425feSMarian Balakowicz /*
234991425feSMarian Balakowicz  * LSDMR masks
235991425feSMarian Balakowicz  */
236991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
237991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
238991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
239991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
240991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR8	(5 << (31 - 16))
241991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
242991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
243991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT6	(5 << (31 - 19))
244991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
245991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
246991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
247991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
248991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
249991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
250991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC3	(3 << (31 - 27))
251991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
252991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
253991425feSMarian Balakowicz #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
254991425feSMarian Balakowicz 
255991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
256991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
257991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
258991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
259991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
260991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
261991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
262991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
263991425feSMarian Balakowicz 
264991425feSMarian Balakowicz #define CFG_LBC_LSDMR_COMMON    ( CFG_LBC_LSDMR_RFEN            \
265991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_BSMA1516	\
266991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_RFCR8		\
267991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_PRETOACT6	\
268991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_ACTTORW3	\
269991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_BL8		\
270991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_WRC3		\
271991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_CL3		\
272991425feSMarian Balakowicz 				)
273991425feSMarian Balakowicz 
274991425feSMarian Balakowicz /*
275991425feSMarian Balakowicz  * SDRAM Controller configuration sequence.
276991425feSMarian Balakowicz  */
277991425feSMarian Balakowicz #define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
278991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_OP_PCHALL)
279991425feSMarian Balakowicz #define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
280991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_OP_ARFRSH)
281991425feSMarian Balakowicz #define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
282991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_OP_ARFRSH)
283991425feSMarian Balakowicz #define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
284991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_OP_MRW)
285991425feSMarian Balakowicz #define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
286991425feSMarian Balakowicz 				| CFG_LBC_LSDMR_OP_NORMAL)
287991425feSMarian Balakowicz #endif
288991425feSMarian Balakowicz 
289991425feSMarian Balakowicz /*
290991425feSMarian Balakowicz  * Serial Port
291991425feSMarian Balakowicz  */
292991425feSMarian Balakowicz #define CONFIG_CONS_INDEX     1
293991425feSMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO
294991425feSMarian Balakowicz #define CFG_NS16550
295991425feSMarian Balakowicz #define CFG_NS16550_SERIAL
296991425feSMarian Balakowicz #define CFG_NS16550_REG_SIZE    1
297991425feSMarian Balakowicz #define CFG_NS16550_CLK		get_bus_freq(0)
298991425feSMarian Balakowicz 
299991425feSMarian Balakowicz #define CFG_BAUDRATE_TABLE  \
300991425feSMarian Balakowicz 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
301991425feSMarian Balakowicz 
302991425feSMarian Balakowicz #define CFG_NS16550_COM1        (CFG_IMMRBAR+0x4500)
303991425feSMarian Balakowicz #define CFG_NS16550_COM2        (CFG_IMMRBAR+0x4600)
304991425feSMarian Balakowicz 
305991425feSMarian Balakowicz /* Use the HUSH parser */
306991425feSMarian Balakowicz #define CFG_HUSH_PARSER
307991425feSMarian Balakowicz #ifdef  CFG_HUSH_PARSER
308991425feSMarian Balakowicz #define CFG_PROMPT_HUSH_PS2 "> "
309991425feSMarian Balakowicz #endif
310991425feSMarian Balakowicz 
311991425feSMarian Balakowicz /* I2C */
312991425feSMarian Balakowicz #define CONFIG_HARD_I2C			/* I2C with hardware support*/
313991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C			/* I2C bit-banged */
314991425feSMarian Balakowicz #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
315991425feSMarian Balakowicz #define CFG_I2C_SLAVE		0x7F
316991425feSMarian Balakowicz #define CFG_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
317991425feSMarian Balakowicz #define CFG_I2C_OFFSET		0x3000
318991425feSMarian Balakowicz #define CFG_I2C2_OFFSET		0x3100
319991425feSMarian Balakowicz 
320991425feSMarian Balakowicz /* TSEC */
321991425feSMarian Balakowicz #define CFG_TSEC1_OFFSET 0x24000
322991425feSMarian Balakowicz #define CFG_TSEC1 (CFG_IMMRBAR+CFG_TSEC1_OFFSET)
323991425feSMarian Balakowicz #define CFG_TSEC2_OFFSET 0x25000
324991425feSMarian Balakowicz #define CFG_TSEC2 (CFG_IMMRBAR+CFG_TSEC2_OFFSET)
325991425feSMarian Balakowicz 
326*8fe9bf61SKumar Gala /* USB */
327*8fe9bf61SKumar Gala #define CFG_USE_MPC834XSYS_USB_PHY	1 /* Use SYS board PHY */
328991425feSMarian Balakowicz 
329991425feSMarian Balakowicz /*
330991425feSMarian Balakowicz  * General PCI
331991425feSMarian Balakowicz  * Addresses are mapped 1-1.
332991425feSMarian Balakowicz  */
333991425feSMarian Balakowicz #define CFG_PCI1_MEM_BASE	0x80000000
334991425feSMarian Balakowicz #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
335*8fe9bf61SKumar Gala #define CFG_PCI1_MEM_SIZE	0x10000000	/* 256M */
336*8fe9bf61SKumar Gala #define CFG_PCI1_MMIO_BASE	0x90000000
337*8fe9bf61SKumar Gala #define CFG_PCI1_MMIO_PHYS	CFG_PCI1_MMIO_BASE
338*8fe9bf61SKumar Gala #define CFG_PCI1_MMIO_SIZE	0x10000000	/* 256M */
339991425feSMarian Balakowicz #define CFG_PCI1_IO_BASE	0x00000000
340*8fe9bf61SKumar Gala #define CFG_PCI1_IO_PHYS	0xE2000000
341*8fe9bf61SKumar Gala #define CFG_PCI1_IO_SIZE	0x00100000	/* 1M */
342991425feSMarian Balakowicz 
343991425feSMarian Balakowicz #define CFG_PCI2_MEM_BASE	0xA0000000
344991425feSMarian Balakowicz #define CFG_PCI2_MEM_PHYS	CFG_PCI2_MEM_BASE
345*8fe9bf61SKumar Gala #define CFG_PCI2_MEM_SIZE	0x10000000	/* 256M */
346*8fe9bf61SKumar Gala #define CFG_PCI2_MMIO_BASE	0xB0000000
347*8fe9bf61SKumar Gala #define CFG_PCI2_MMIO_PHYS	CFG_PCI2_MMIO_BASE
348*8fe9bf61SKumar Gala #define CFG_PCI2_MMIO_SIZE	0x10000000	/* 256M */
349991425feSMarian Balakowicz #define CFG_PCI2_IO_BASE	0x00000000
350*8fe9bf61SKumar Gala #define CFG_PCI2_IO_PHYS	0xE2100000
351*8fe9bf61SKumar Gala #define CFG_PCI2_IO_SIZE	0x00100000	/* 1M */
352991425feSMarian Balakowicz 
353991425feSMarian Balakowicz #if defined(CONFIG_PCI)
354991425feSMarian Balakowicz 
355*8fe9bf61SKumar Gala #define PCI_ONE_PCI1
356991425feSMarian Balakowicz #if defined(PCI_64BIT)
357991425feSMarian Balakowicz #undef PCI_ALL_PCI1
358991425feSMarian Balakowicz #undef PCI_TWO_PCI1
359991425feSMarian Balakowicz #undef PCI_ONE_PCI1
360991425feSMarian Balakowicz #endif
361991425feSMarian Balakowicz 
362991425feSMarian Balakowicz #define CONFIG_NET_MULTI
363991425feSMarian Balakowicz #define CONFIG_PCI_PNP		/* do pci plug-and-play */
364991425feSMarian Balakowicz 
365991425feSMarian Balakowicz #undef CONFIG_EEPRO100
366991425feSMarian Balakowicz #undef CONFIG_TULIP
367991425feSMarian Balakowicz 
368991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP)
369991425feSMarian Balakowicz 	#define PCI_ENET0_IOADDR	0xFIXME
370991425feSMarian Balakowicz 	#define PCI_ENET0_MEMADDR	0xFIXME
371991425feSMarian Balakowicz 	#define PCI_IDSEL_NUMBER	0x0c 	/* slot0->3(IDSEL)=12->15 */
372991425feSMarian Balakowicz #endif
373991425feSMarian Balakowicz 
374991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
375991425feSMarian Balakowicz #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
376991425feSMarian Balakowicz 
377991425feSMarian Balakowicz #endif	/* CONFIG_PCI */
378991425feSMarian Balakowicz 
379991425feSMarian Balakowicz /*
380991425feSMarian Balakowicz  * TSEC configuration
381991425feSMarian Balakowicz  */
382991425feSMarian Balakowicz #define CONFIG_TSEC_ENET		/* TSEC ethernet support */
383991425feSMarian Balakowicz 
384991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET)
385991425feSMarian Balakowicz #ifndef CONFIG_NET_MULTI
386991425feSMarian Balakowicz #define CONFIG_NET_MULTI	1
387991425feSMarian Balakowicz #endif
388991425feSMarian Balakowicz 
389991425feSMarian Balakowicz #define CONFIG_GMII		1	/* MII PHY management */
390991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC1	1
391991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC1_NAME	"TSEC0"
392991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC2	1
393991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC2_NAME	"TSEC1"
394991425feSMarian Balakowicz #define TSEC1_PHY_ADDR		0
395991425feSMarian Balakowicz #define TSEC2_PHY_ADDR		1
396991425feSMarian Balakowicz #define TSEC1_PHYIDX		0
397991425feSMarian Balakowicz #define TSEC2_PHYIDX		0
398991425feSMarian Balakowicz 
399991425feSMarian Balakowicz /* Options are: TSEC[0-1] */
400991425feSMarian Balakowicz #define CONFIG_ETHPRIME		"TSEC0"
401991425feSMarian Balakowicz 
402991425feSMarian Balakowicz #endif	/* CONFIG_TSEC_ENET */
403991425feSMarian Balakowicz 
404991425feSMarian Balakowicz /*
405991425feSMarian Balakowicz  * Configure on-board RTC
406991425feSMarian Balakowicz  */
407991425feSMarian Balakowicz #define CONFIG_RTC_DS1374			/* use ds1374 rtc via i2c	*/
408991425feSMarian Balakowicz #define CFG_I2C_RTC_ADDR		0x68	/* at address 0x68		*/
409991425feSMarian Balakowicz 
410991425feSMarian Balakowicz /*
411991425feSMarian Balakowicz  * Environment
412991425feSMarian Balakowicz  */
413991425feSMarian Balakowicz #ifndef CFG_RAMBOOT
414991425feSMarian Balakowicz 	#define CFG_ENV_IS_IN_FLASH	1
415991425feSMarian Balakowicz 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
416991425feSMarian Balakowicz 	#define CFG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
417991425feSMarian Balakowicz 	#define CFG_ENV_SIZE		0x2000
418991425feSMarian Balakowicz 
419991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector	*/
420991425feSMarian Balakowicz #define CFG_ENV_ADDR_REDUND	(CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
421991425feSMarian Balakowicz #define CFG_ENV_SIZE_REDUND	(CFG_ENV_SIZE)
422991425feSMarian Balakowicz 
423991425feSMarian Balakowicz #else
424991425feSMarian Balakowicz 	#define CFG_NO_FLASH		1	/* Flash is not usable now */
425991425feSMarian Balakowicz 	#define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
426991425feSMarian Balakowicz 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
427991425feSMarian Balakowicz 	#define CFG_ENV_SIZE		0x2000
428991425feSMarian Balakowicz #endif
429991425feSMarian Balakowicz 
430991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
431991425feSMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
432991425feSMarian Balakowicz 
433991425feSMarian Balakowicz #if defined(CFG_RAMBOOT)
434991425feSMarian Balakowicz #if defined(CONFIG_PCI)
435991425feSMarian Balakowicz #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
436991425feSMarian Balakowicz 				 | CFG_CMD_PING		\
437991425feSMarian Balakowicz 				 | CFG_CMD_PCI		\
438991425feSMarian Balakowicz 				 | CFG_CMD_I2C          \
439991425feSMarian Balakowicz 				 | CFG_CMD_DATE)	\
440991425feSMarian Balakowicz 				&			\
441991425feSMarian Balakowicz 				 ~(CFG_CMD_ENV		\
442991425feSMarian Balakowicz 				  | CFG_CMD_LOADS))
443991425feSMarian Balakowicz #else
444991425feSMarian Balakowicz #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
445991425feSMarian Balakowicz 				 | CFG_CMD_PING		\
446991425feSMarian Balakowicz 				 | CFG_CMD_I2C		\
447991425feSMarian Balakowicz 				 | CFG_CMD_DATE)	\
448991425feSMarian Balakowicz 				&			\
449991425feSMarian Balakowicz 				 ~(CFG_CMD_ENV		\
450991425feSMarian Balakowicz 				  | CFG_CMD_LOADS))
451991425feSMarian Balakowicz #endif
452991425feSMarian Balakowicz #else
453991425feSMarian Balakowicz #if defined(CONFIG_PCI)
454991425feSMarian Balakowicz #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
455991425feSMarian Balakowicz 				| CFG_CMD_PCI		\
456991425feSMarian Balakowicz 				| CFG_CMD_PING		\
457991425feSMarian Balakowicz 				| CFG_CMD_I2C		\
458991425feSMarian Balakowicz 				| CFG_CMD_DATE		\
459991425feSMarian Balakowicz 				)
460991425feSMarian Balakowicz #else
461991425feSMarian Balakowicz #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
462991425feSMarian Balakowicz 				| CFG_CMD_PING		\
463991425feSMarian Balakowicz 				| CFG_CMD_I2C       	\
464991425feSMarian Balakowicz 				| CFG_CMD_MII       	\
465991425feSMarian Balakowicz 				| CFG_CMD_DATE		\
466991425feSMarian Balakowicz 				)
467991425feSMarian Balakowicz #endif
468991425feSMarian Balakowicz #endif
469991425feSMarian Balakowicz 
470991425feSMarian Balakowicz #include <cmd_confdefs.h>
471991425feSMarian Balakowicz 
472991425feSMarian Balakowicz #undef CONFIG_WATCHDOG			/* watchdog disabled */
473991425feSMarian Balakowicz 
474991425feSMarian Balakowicz /*
475991425feSMarian Balakowicz  * Miscellaneous configurable options
476991425feSMarian Balakowicz  */
477991425feSMarian Balakowicz #define CFG_LONGHELP			/* undef to save memory */
478991425feSMarian Balakowicz #define CFG_LOAD_ADDR	0x2000000	/* default load address */
479991425feSMarian Balakowicz #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
480991425feSMarian Balakowicz 
481991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
482991425feSMarian Balakowicz 	#define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
483991425feSMarian Balakowicz #else
484991425feSMarian Balakowicz 	#define CFG_CBSIZE	256		/* Console I/O Buffer Size */
485991425feSMarian Balakowicz #endif
486991425feSMarian Balakowicz 
487991425feSMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
488991425feSMarian Balakowicz #define CFG_MAXARGS	16		/* max number of command args */
489991425feSMarian Balakowicz #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
490991425feSMarian Balakowicz #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
491991425feSMarian Balakowicz 
492991425feSMarian Balakowicz /*
493991425feSMarian Balakowicz  * For booting Linux, the board info and command line data
494991425feSMarian Balakowicz  * have to be in the first 8 MB of memory, since this is
495991425feSMarian Balakowicz  * the maximum mapped by the Linux kernel during initialization.
496991425feSMarian Balakowicz  */
497991425feSMarian Balakowicz #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
498991425feSMarian Balakowicz 
499991425feSMarian Balakowicz /* Cache Configuration */
500991425feSMarian Balakowicz #define CFG_DCACHE_SIZE		32768
501991425feSMarian Balakowicz #define CFG_CACHELINE_SIZE	32
502991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
503991425feSMarian Balakowicz #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
504991425feSMarian Balakowicz #endif
505991425feSMarian Balakowicz 
506991425feSMarian Balakowicz #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST  */
507991425feSMarian Balakowicz 
508991425feSMarian Balakowicz #if 1 /*528/264*/
509991425feSMarian Balakowicz #define CFG_HRCW_LOW (\
510991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
511991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
512*8fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
513991425feSMarian Balakowicz 	HRCWL_VCO_1X2 |\
514991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_2X1)
515991425feSMarian Balakowicz #elif 0 /*396/132*/
516991425feSMarian Balakowicz #define CFG_HRCW_LOW (\
517991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
518991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
519*8fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
520991425feSMarian Balakowicz 	HRCWL_VCO_1X4 |\
521991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_3X1)
522991425feSMarian Balakowicz #elif 0 /*264/132*/
523991425feSMarian Balakowicz #define CFG_HRCW_LOW (\
524991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
525991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
526*8fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
527991425feSMarian Balakowicz 	HRCWL_VCO_1X4 |\
528991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_2X1)
529991425feSMarian Balakowicz #elif 0 /*132/132*/
530991425feSMarian Balakowicz #define CFG_HRCW_LOW (\
531991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
532991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
533*8fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
534991425feSMarian Balakowicz 	HRCWL_VCO_1X4 |\
535991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_1X1)
536991425feSMarian Balakowicz #elif 0 /*264/264 */
537991425feSMarian Balakowicz #define CFG_HRCW_LOW (\
538991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
539991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
540*8fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
541991425feSMarian Balakowicz 	HRCWL_VCO_1X4 |\
542991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_1X1)
543991425feSMarian Balakowicz #endif
544991425feSMarian Balakowicz 
545991425feSMarian Balakowicz #if defined(PCI_64BIT)
546991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\
547991425feSMarian Balakowicz 	HRCWH_PCI_HOST |\
548991425feSMarian Balakowicz 	HRCWH_64_BIT_PCI |\
549991425feSMarian Balakowicz 	HRCWH_PCI1_ARBITER_ENABLE |\
550991425feSMarian Balakowicz 	HRCWH_PCI2_ARBITER_DISABLE |\
551991425feSMarian Balakowicz 	HRCWH_CORE_ENABLE |\
552991425feSMarian Balakowicz 	HRCWH_FROM_0X00000100 |\
553991425feSMarian Balakowicz 	HRCWH_BOOTSEQ_DISABLE |\
554991425feSMarian Balakowicz 	HRCWH_SW_WATCHDOG_DISABLE |\
555991425feSMarian Balakowicz 	HRCWH_ROM_LOC_LOCAL_16BIT |\
556991425feSMarian Balakowicz 	HRCWH_TSEC1M_IN_GMII |\
557991425feSMarian Balakowicz 	HRCWH_TSEC2M_IN_GMII )
558991425feSMarian Balakowicz #else
559991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\
560991425feSMarian Balakowicz 	HRCWH_PCI_HOST |\
561991425feSMarian Balakowicz 	HRCWH_32_BIT_PCI |\
562991425feSMarian Balakowicz 	HRCWH_PCI1_ARBITER_ENABLE |\
563991425feSMarian Balakowicz 	HRCWH_PCI2_ARBITER_ENABLE |\
564991425feSMarian Balakowicz 	HRCWH_CORE_ENABLE |\
565991425feSMarian Balakowicz 	HRCWH_FROM_0X00000100 |\
566991425feSMarian Balakowicz 	HRCWH_BOOTSEQ_DISABLE |\
567991425feSMarian Balakowicz 	HRCWH_SW_WATCHDOG_DISABLE |\
568991425feSMarian Balakowicz 	HRCWH_ROM_LOC_LOCAL_16BIT |\
569991425feSMarian Balakowicz 	HRCWH_TSEC1M_IN_GMII |\
570991425feSMarian Balakowicz 	HRCWH_TSEC2M_IN_GMII )
571991425feSMarian Balakowicz #endif
572991425feSMarian Balakowicz 
573991425feSMarian Balakowicz /* System IO Config */
574991425feSMarian Balakowicz #define CFG_SICRH SICRH_TSOBI1
575991425feSMarian Balakowicz #define CFG_SICRL SICRL_LDP_A
576991425feSMarian Balakowicz 
577991425feSMarian Balakowicz #define CFG_HID0_INIT	0x000000000
578*8fe9bf61SKumar Gala #define CFG_HID0_FINAL	HID0_ENABLE_MACHINE_CHECK
579991425feSMarian Balakowicz 
580991425feSMarian Balakowicz /* #define CFG_HID0_FINAL		(\
581991425feSMarian Balakowicz 	HID0_ENABLE_INSTRUCTION_CACHE |\
582991425feSMarian Balakowicz 	HID0_ENABLE_M_BIT |\
583991425feSMarian Balakowicz 	HID0_ENABLE_ADDRESS_BROADCAST ) */
584991425feSMarian Balakowicz 
585991425feSMarian Balakowicz 
586991425feSMarian Balakowicz #define CFG_HID2 HID2_HBE
587991425feSMarian Balakowicz 
588991425feSMarian Balakowicz /* DDR @ 0x00000000 */
589991425feSMarian Balakowicz #define CFG_IBAT0L	(CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
590991425feSMarian Balakowicz #define CFG_IBAT0U	(CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
591991425feSMarian Balakowicz 
592991425feSMarian Balakowicz /* PCI @ 0x80000000 */
593991425feSMarian Balakowicz #ifdef CONFIG_PCI
594991425feSMarian Balakowicz #define CFG_IBAT1L	(CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
595991425feSMarian Balakowicz #define CFG_IBAT1U	(CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
596991425feSMarian Balakowicz #define CFG_IBAT2L	(CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
597991425feSMarian Balakowicz #define CFG_IBAT2U	(CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
598991425feSMarian Balakowicz #else
599991425feSMarian Balakowicz #define CFG_IBAT1L	(0)
600991425feSMarian Balakowicz #define CFG_IBAT1U	(0)
601991425feSMarian Balakowicz #define CFG_IBAT2L	(0)
602991425feSMarian Balakowicz #define CFG_IBAT2U	(0)
603991425feSMarian Balakowicz #endif
604991425feSMarian Balakowicz 
605*8fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2
606*8fe9bf61SKumar Gala #define CFG_IBAT3L	(CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
607*8fe9bf61SKumar Gala #define CFG_IBAT3U	(CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
608*8fe9bf61SKumar Gala #define CFG_IBAT4L	(CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
609*8fe9bf61SKumar Gala #define CFG_IBAT4U	(CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
610*8fe9bf61SKumar Gala #else
611*8fe9bf61SKumar Gala #define CFG_IBAT3L	(0)
612*8fe9bf61SKumar Gala #define CFG_IBAT3U	(0)
613*8fe9bf61SKumar Gala #define CFG_IBAT4L	(0)
614*8fe9bf61SKumar Gala #define CFG_IBAT4U	(0)
615*8fe9bf61SKumar Gala #endif
616991425feSMarian Balakowicz 
617*8fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
618*8fe9bf61SKumar Gala #define CFG_IBAT5L	(CFG_IMMRBAR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
619*8fe9bf61SKumar Gala #define CFG_IBAT5U	(CFG_IMMRBAR | BATU_BL_256M | BATU_VS | BATU_VP)
620991425feSMarian Balakowicz 
621*8fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
622*8fe9bf61SKumar Gala #define CFG_IBAT6L	(0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
623*8fe9bf61SKumar Gala #define CFG_IBAT6U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
624991425feSMarian Balakowicz 
625*8fe9bf61SKumar Gala #define CFG_IBAT7L	(0)
626*8fe9bf61SKumar Gala #define CFG_IBAT7U	(0)
627991425feSMarian Balakowicz 
628991425feSMarian Balakowicz #define CFG_DBAT0L	CFG_IBAT0L
629991425feSMarian Balakowicz #define CFG_DBAT0U	CFG_IBAT0U
630991425feSMarian Balakowicz #define CFG_DBAT1L	CFG_IBAT1L
631991425feSMarian Balakowicz #define CFG_DBAT1U	CFG_IBAT1U
632991425feSMarian Balakowicz #define CFG_DBAT2L	CFG_IBAT2L
633991425feSMarian Balakowicz #define CFG_DBAT2U	CFG_IBAT2U
634991425feSMarian Balakowicz #define CFG_DBAT3L	CFG_IBAT3L
635991425feSMarian Balakowicz #define CFG_DBAT3U	CFG_IBAT3U
636991425feSMarian Balakowicz #define CFG_DBAT4L	CFG_IBAT4L
637991425feSMarian Balakowicz #define CFG_DBAT4U	CFG_IBAT4U
638991425feSMarian Balakowicz #define CFG_DBAT5L	CFG_IBAT5L
639991425feSMarian Balakowicz #define CFG_DBAT5U	CFG_IBAT5U
640991425feSMarian Balakowicz #define CFG_DBAT6L	CFG_IBAT6L
641991425feSMarian Balakowicz #define CFG_DBAT6U	CFG_IBAT6U
642991425feSMarian Balakowicz #define CFG_DBAT7L	CFG_IBAT7L
643991425feSMarian Balakowicz #define CFG_DBAT7U	CFG_IBAT7U
644991425feSMarian Balakowicz 
645991425feSMarian Balakowicz /*
646991425feSMarian Balakowicz  * Internal Definitions
647991425feSMarian Balakowicz  *
648991425feSMarian Balakowicz  * Boot Flags
649991425feSMarian Balakowicz  */
650991425feSMarian Balakowicz #define BOOTFLAG_COLD	0x01	/* Normal Power-On: Boot from FLASH */
651991425feSMarian Balakowicz #define BOOTFLAG_WARM	0x02	/* Software reboot */
652991425feSMarian Balakowicz 
653991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
654991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
655991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
656991425feSMarian Balakowicz #endif
657991425feSMarian Balakowicz 
658991425feSMarian Balakowicz /*
659991425feSMarian Balakowicz  * Environment Configuration
660991425feSMarian Balakowicz  */
661991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE
662991425feSMarian Balakowicz 
663991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET)
664991425feSMarian Balakowicz #define CONFIG_ETHADDR		00:04:9f:ef:23:33
665991425feSMarian Balakowicz #define CONFIG_HAS_ETH1
666991425feSMarian Balakowicz #define CONFIG_ETH1ADDR		00:E0:0C:00:7E:21
667991425feSMarian Balakowicz #endif
668991425feSMarian Balakowicz 
669991425feSMarian Balakowicz #define CONFIG_IPADDR		192.168.205.5
670991425feSMarian Balakowicz 
671991425feSMarian Balakowicz #define CONFIG_HOSTNAME		mpc8349emds
672991425feSMarian Balakowicz #define CONFIG_ROOTPATH		/opt/eldk/ppc_6xx
673991425feSMarian Balakowicz #define CONFIG_BOOTFILE		/tftpboot/tqm83xx/uImage
674991425feSMarian Balakowicz 
675991425feSMarian Balakowicz #define CONFIG_SERVERIP		192.168.1.1
676991425feSMarian Balakowicz #define CONFIG_GATEWAYIP	192.168.1.1
677991425feSMarian Balakowicz #define CONFIG_NETMASK		255.255.255.0
678991425feSMarian Balakowicz 
679991425feSMarian Balakowicz #define CONFIG_LOADADDR		200000	/* default location for tftp and bootm */
680991425feSMarian Balakowicz 
681991425feSMarian Balakowicz #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
682991425feSMarian Balakowicz #undef  CONFIG_BOOTARGS			/* the boot command will set bootargs */
683991425feSMarian Balakowicz 
684991425feSMarian Balakowicz #define CONFIG_BAUDRATE	 115200
685991425feSMarian Balakowicz 
686991425feSMarian Balakowicz #define CONFIG_PREBOOT	"echo;"	\
687991425feSMarian Balakowicz 	"echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
688991425feSMarian Balakowicz 	"echo"
689991425feSMarian Balakowicz 
690991425feSMarian Balakowicz #define	CONFIG_EXTRA_ENV_SETTINGS					\
691991425feSMarian Balakowicz 	"netdev=eth0\0"							\
692991425feSMarian Balakowicz 	"hostname=mpc8349emds\0"					\
693991425feSMarian Balakowicz 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
694991425feSMarian Balakowicz 		"nfsroot=${serverip}:${rootpath}\0"			\
695991425feSMarian Balakowicz 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
696991425feSMarian Balakowicz 	"addip=setenv bootargs ${bootargs} "				\
697991425feSMarian Balakowicz 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
698991425feSMarian Balakowicz 		":${hostname}:${netdev}:off panic=1\0"			\
699991425feSMarian Balakowicz 	"addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
700991425feSMarian Balakowicz 	"flash_nfs=run nfsargs addip addtty;"				\
701991425feSMarian Balakowicz 		"bootm ${kernel_addr}\0"				\
702991425feSMarian Balakowicz 	"flash_self=run ramargs addip addtty;"				\
703991425feSMarian Balakowicz 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
704991425feSMarian Balakowicz 	"net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"	\
705991425feSMarian Balakowicz 		"bootm\0"						\
706991425feSMarian Balakowicz 	"rootpath=/opt/eldk/ppc_6xx\0"					\
707991425feSMarian Balakowicz 	"bootfile=/tftpboot/mpc8349emds/uImage\0"			\
708991425feSMarian Balakowicz 	"load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0"		\
709991425feSMarian Balakowicz 	"update=protect off fe000000 fe03ffff; "			\
710991425feSMarian Balakowicz 		"era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"	\
711991425feSMarian Balakowicz 	"upd=run load;run update\0"					\
712991425feSMarian Balakowicz 	""
713991425feSMarian Balakowicz 
714991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND	"run flash_self"
715991425feSMarian Balakowicz 
716991425feSMarian Balakowicz #endif	/* __CONFIG_H */
717