1991425feSMarian Balakowicz /* 2991425feSMarian Balakowicz * (C) Copyright 2006 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 5991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6991425feSMarian Balakowicz * project. 7991425feSMarian Balakowicz * 8991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11991425feSMarian Balakowicz * the License, or (at your option) any later version. 12991425feSMarian Balakowicz * 13991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16991425feSMarian Balakowicz * GNU General Public License for more details. 17991425feSMarian Balakowicz * 18991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21991425feSMarian Balakowicz * MA 02111-1307 USA 22991425feSMarian Balakowicz */ 23991425feSMarian Balakowicz 24991425feSMarian Balakowicz /* 25991425feSMarian Balakowicz * mpc8349emds board configuration file 26991425feSMarian Balakowicz * 27991425feSMarian Balakowicz */ 28991425feSMarian Balakowicz 29991425feSMarian Balakowicz #ifndef __CONFIG_H 30991425feSMarian Balakowicz #define __CONFIG_H 31991425feSMarian Balakowicz 32991425feSMarian Balakowicz #undef DEBUG 33991425feSMarian Balakowicz 34991425feSMarian Balakowicz /* 35991425feSMarian Balakowicz * High Level Configuration Options 36991425feSMarian Balakowicz */ 37991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 38bf0b542dSKim Phillips #define CONFIG_MPC83XX 1 /* MPC83XX family */ 39b24f119dSBen Warren #define CONFIG_MPC834X 1 /* MPC834X family */ 40991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 41991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 42991425feSMarian Balakowicz 43991425feSMarian Balakowicz #undef CONFIG_PCI 448fe9bf61SKumar Gala #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 45991425feSMarian Balakowicz 46991425feSMarian Balakowicz #define PCI_66M 47991425feSMarian Balakowicz #ifdef PCI_66M 48991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 49991425feSMarian Balakowicz #else 50991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 51991425feSMarian Balakowicz #endif 52991425feSMarian Balakowicz 53991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 54991425feSMarian Balakowicz #ifdef PCI_66M 55991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 568fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 57991425feSMarian Balakowicz #else 58991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 598fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 60991425feSMarian Balakowicz #endif 61991425feSMarian Balakowicz #endif 62991425feSMarian Balakowicz 63bf0b542dSKim Phillips #define CFG_SCCR_INIT (SCCR_DEFAULT & (~SCCR_CLK_MASK)) 64bf0b542dSKim Phillips #define CFG_SCCR_TSEC1CM SCCR_TSEC1CM_1 /* TSEC1 clock setting */ 65bf0b542dSKim Phillips #define CFG_SCCR_TSEC2CM SCCR_TSEC2CM_1 /* TSEC2 clock setting */ 66bf0b542dSKim Phillips #define CFG_SCCR_ENCCM SCCR_ENCCM_3 /* ENC clock setting */ 67bf0b542dSKim Phillips #define CFG_SCCR_USBCM SCCR_USBCM_3 /* USB clock setting */ 68bf0b542dSKim Phillips #define CFG_SCCR_VAL ( CFG_SCCR_INIT \ 69bf0b542dSKim Phillips | CFG_SCCR_TSEC1CM \ 70bf0b542dSKim Phillips | CFG_SCCR_TSEC2CM \ 71bf0b542dSKim Phillips | CFG_SCCR_ENCCM \ 72bf0b542dSKim Phillips | CFG_SCCR_USBCM ) 73bf0b542dSKim Phillips 74991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 75991425feSMarian Balakowicz 76d239d74bSTimur Tabi #define CFG_IMMR 0xE0000000 77991425feSMarian Balakowicz 78991425feSMarian Balakowicz #undef CFG_DRAM_TEST /* memory test, takes time */ 79991425feSMarian Balakowicz #define CFG_MEMTEST_START 0x00000000 /* memtest region */ 80991425feSMarian Balakowicz #define CFG_MEMTEST_END 0x00100000 81991425feSMarian Balakowicz 82991425feSMarian Balakowicz /* 83991425feSMarian Balakowicz * DDR Setup 84991425feSMarian Balakowicz */ 85*8d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 86d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 87991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 88991425feSMarian Balakowicz 89dc9e499cSRafal Jaworowski /* 90dc9e499cSRafal Jaworowski * 32-bit data path mode. 91dc9e499cSRafal Jaworowski * 92dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 93dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 94dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 95dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 96dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 97dc9e499cSRafal Jaworowski * data path. 98dc9e499cSRafal Jaworowski */ 99dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 100dc9e499cSRafal Jaworowski 101991425feSMarian Balakowicz #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/ 102991425feSMarian Balakowicz #define CFG_SDRAM_BASE CFG_DDR_BASE 103991425feSMarian Balakowicz #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 104*8d172c0fSXie Xiaobo #define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 105*8d172c0fSXie Xiaobo DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 106991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 107991425feSMarian Balakowicz 108*8d172c0fSXie Xiaobo /* 109*8d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 110*8d172c0fSXie Xiaobo */ 111*8d172c0fSXie Xiaobo #define CFG_DDRCDR_VALUE 0x80080001 112*8d172c0fSXie Xiaobo 113991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 114991425feSMarian Balakowicz /* 115991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 116991425feSMarian Balakowicz */ 117991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 118991425feSMarian Balakowicz #else 119991425feSMarian Balakowicz /* 120991425feSMarian Balakowicz * Manually set up DDR parameters 121991425feSMarian Balakowicz */ 122dc9e499cSRafal Jaworowski #define CFG_DDR_SIZE 256 /* MB */ 123*8d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 124*8d172c0fSXie Xiaobo #define CFG_DDRCDR 0x80080001 125*8d172c0fSXie Xiaobo #define CFG_DDR_CS2_BNDS 0x0000000f 126*8d172c0fSXie Xiaobo #define CFG_DDR_CS2_CONFIG 0x80330102 127*8d172c0fSXie Xiaobo #define CFG_DDR_TIMING_0 0x00220802 128*8d172c0fSXie Xiaobo #define CFG_DDR_TIMING_1 0x38357322 129*8d172c0fSXie Xiaobo #define CFG_DDR_TIMING_2 0x2f9048c8 130*8d172c0fSXie Xiaobo #define CFG_DDR_TIMING_3 0x00000000 131*8d172c0fSXie Xiaobo #define CFG_DDR_CLK_CNTL 0x02000000 132*8d172c0fSXie Xiaobo #define CFG_DDR_MODE 0x47d00432 133*8d172c0fSXie Xiaobo #define CFG_DDR_MODE2 0x8000c000 134*8d172c0fSXie Xiaobo #define CFG_DDR_INTERVAL 0x03cf0080 135*8d172c0fSXie Xiaobo #define CFG_DDR_SDRAM_CFG 0x43000000 136*8d172c0fSXie Xiaobo #define CFG_DDR_SDRAM_CFG2 0x00401000 137*8d172c0fSXie Xiaobo #else 138dc9e499cSRafal Jaworowski #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 139dc9e499cSRafal Jaworowski #define CFG_DDR_TIMING_1 0x36332321 140991425feSMarian Balakowicz #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 141991425feSMarian Balakowicz #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 142dc9e499cSRafal Jaworowski #define CFG_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 143dc9e499cSRafal Jaworowski 144dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 145dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 146dc9e499cSRafal Jaworowski #define CFG_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */ 147dc9e499cSRafal Jaworowski #else 148dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 149dc9e499cSRafal Jaworowski #define CFG_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */ 150dc9e499cSRafal Jaworowski #endif 151991425feSMarian Balakowicz #endif 152*8d172c0fSXie Xiaobo #endif 153991425feSMarian Balakowicz 154991425feSMarian Balakowicz /* 155991425feSMarian Balakowicz * SDRAM on the Local Bus 156991425feSMarian Balakowicz */ 157991425feSMarian Balakowicz #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 158991425feSMarian Balakowicz #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 159991425feSMarian Balakowicz 160991425feSMarian Balakowicz /* 161991425feSMarian Balakowicz * FLASH on the Local Bus 162991425feSMarian Balakowicz */ 163991425feSMarian Balakowicz #define CFG_FLASH_CFI /* use the Common Flash Interface */ 164991425feSMarian Balakowicz #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 165991425feSMarian Balakowicz #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */ 166*8d172c0fSXie Xiaobo #define CFG_FLASH_SIZE 32 /* max flash size in MB */ 167991425feSMarian Balakowicz /* #define CFG_FLASH_USE_BUFFER_WRITE */ 168991425feSMarian Balakowicz 169991425feSMarian Balakowicz #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \ 170*8d172c0fSXie Xiaobo (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 171991425feSMarian Balakowicz BR_V) /* valid */ 172*8d172c0fSXie Xiaobo #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \ 173*8d172c0fSXie Xiaobo OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 174*8d172c0fSXie Xiaobo OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 175991425feSMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */ 176*8d172c0fSXie Xiaobo #define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */ 177991425feSMarian Balakowicz 178991425feSMarian Balakowicz #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 179*8d172c0fSXie Xiaobo #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */ 180991425feSMarian Balakowicz 181991425feSMarian Balakowicz #undef CFG_FLASH_CHECKSUM 182991425feSMarian Balakowicz #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 183991425feSMarian Balakowicz #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 184991425feSMarian Balakowicz 185991425feSMarian Balakowicz #define CFG_MID_FLASH_JUMP 0x7F000000 186991425feSMarian Balakowicz #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 187991425feSMarian Balakowicz 188991425feSMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 189991425feSMarian Balakowicz #define CFG_RAMBOOT 190991425feSMarian Balakowicz #else 191991425feSMarian Balakowicz #undef CFG_RAMBOOT 192991425feSMarian Balakowicz #endif 193991425feSMarian Balakowicz 194991425feSMarian Balakowicz /* 195991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 196991425feSMarian Balakowicz */ 1978fe9bf61SKumar Gala #define CFG_BCSR 0xE2400000 198991425feSMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */ 199991425feSMarian Balakowicz #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 200991425feSMarian Balakowicz #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */ 201991425feSMarian Balakowicz #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 202991425feSMarian Balakowicz 203991425feSMarian Balakowicz #define CONFIG_L1_INIT_RAM 204991425feSMarian Balakowicz #define CFG_INIT_RAM_LOCK 1 2058fe9bf61SKumar Gala #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 206991425feSMarian Balakowicz #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 207991425feSMarian Balakowicz 208991425feSMarian Balakowicz #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 209991425feSMarian Balakowicz #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 210991425feSMarian Balakowicz #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 211991425feSMarian Balakowicz 212991425feSMarian Balakowicz #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 213991425feSMarian Balakowicz #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 214991425feSMarian Balakowicz 215991425feSMarian Balakowicz /* 216991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 217991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 218991425feSMarian Balakowicz * External Local Bus rate is 219991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 220991425feSMarian Balakowicz */ 221991425feSMarian Balakowicz #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 222991425feSMarian Balakowicz #define CFG_LBC_LBCR 0x00000000 223991425feSMarian Balakowicz 224*8d172c0fSXie Xiaobo /* 225*8d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 226*8d172c0fSXie Xiaobo * if board has SRDAM on local bus, you can define CFG_LB_SDRAM 227*8d172c0fSXie Xiaobo */ 228*8d172c0fSXie Xiaobo #undef CFG_LB_SDRAM 229991425feSMarian Balakowicz 230991425feSMarian Balakowicz #ifdef CFG_LB_SDRAM 231991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 232991425feSMarian Balakowicz /* 233991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 234991425feSMarian Balakowicz * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 235991425feSMarian Balakowicz * 236991425feSMarian Balakowicz * For BR2, need: 237991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 238991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 239991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 240991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 241991425feSMarian Balakowicz * Valid = BR[31] = 1 242991425feSMarian Balakowicz * 243991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 244991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 245991425feSMarian Balakowicz * 246991425feSMarian Balakowicz * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 247991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 248991425feSMarian Balakowicz */ 249991425feSMarian Balakowicz 250991425feSMarian Balakowicz #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 251991425feSMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM 0xF0000000 252991425feSMarian Balakowicz #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 253991425feSMarian Balakowicz 254991425feSMarian Balakowicz /* 255991425feSMarian Balakowicz * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 256991425feSMarian Balakowicz * 257991425feSMarian Balakowicz * For OR2, need: 258991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 259991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 260991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 261991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 262991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 263991425feSMarian Balakowicz * 264991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 265991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 266991425feSMarian Balakowicz */ 267991425feSMarian Balakowicz 268991425feSMarian Balakowicz #define CFG_OR2_PRELIM 0xFC006901 269991425feSMarian Balakowicz 270991425feSMarian Balakowicz #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 271991425feSMarian Balakowicz #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 272991425feSMarian Balakowicz 273991425feSMarian Balakowicz /* 274991425feSMarian Balakowicz * LSDMR masks 275991425feSMarian Balakowicz */ 276991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 277991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 278991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 279991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 280991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16)) 281991425feSMarian Balakowicz #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 282991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 283991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19)) 284991425feSMarian Balakowicz #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 285991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 286991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 287991425feSMarian Balakowicz #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 288991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 289991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) 290991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27)) 291991425feSMarian Balakowicz #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 292991425feSMarian Balakowicz #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 293991425feSMarian Balakowicz #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 294991425feSMarian Balakowicz 295991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 296991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 297991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 298991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 299991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 300991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 301991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 302991425feSMarian Balakowicz #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 303991425feSMarian Balakowicz 304991425feSMarian Balakowicz #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \ 305991425feSMarian Balakowicz | CFG_LBC_LSDMR_BSMA1516 \ 306991425feSMarian Balakowicz | CFG_LBC_LSDMR_RFCR8 \ 307991425feSMarian Balakowicz | CFG_LBC_LSDMR_PRETOACT6 \ 308991425feSMarian Balakowicz | CFG_LBC_LSDMR_ACTTORW3 \ 309991425feSMarian Balakowicz | CFG_LBC_LSDMR_BL8 \ 310991425feSMarian Balakowicz | CFG_LBC_LSDMR_WRC3 \ 311991425feSMarian Balakowicz | CFG_LBC_LSDMR_CL3 \ 312991425feSMarian Balakowicz ) 313991425feSMarian Balakowicz 314991425feSMarian Balakowicz /* 315991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 316991425feSMarian Balakowicz */ 317991425feSMarian Balakowicz #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ 318991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_PCHALL) 319991425feSMarian Balakowicz #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ 320991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_ARFRSH) 321991425feSMarian Balakowicz #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ 322991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_ARFRSH) 323991425feSMarian Balakowicz #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ 324991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_MRW) 325991425feSMarian Balakowicz #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ 326991425feSMarian Balakowicz | CFG_LBC_LSDMR_OP_NORMAL) 327991425feSMarian Balakowicz #endif 328991425feSMarian Balakowicz 329991425feSMarian Balakowicz /* 330991425feSMarian Balakowicz * Serial Port 331991425feSMarian Balakowicz */ 332991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 333991425feSMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 334991425feSMarian Balakowicz #define CFG_NS16550 335991425feSMarian Balakowicz #define CFG_NS16550_SERIAL 336991425feSMarian Balakowicz #define CFG_NS16550_REG_SIZE 1 337991425feSMarian Balakowicz #define CFG_NS16550_CLK get_bus_freq(0) 338991425feSMarian Balakowicz 339991425feSMarian Balakowicz #define CFG_BAUDRATE_TABLE \ 340991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 341991425feSMarian Balakowicz 342d239d74bSTimur Tabi #define CFG_NS16550_COM1 (CFG_IMMR+0x4500) 343d239d74bSTimur Tabi #define CFG_NS16550_COM2 (CFG_IMMR+0x4600) 344991425feSMarian Balakowicz 345991425feSMarian Balakowicz /* Use the HUSH parser */ 346991425feSMarian Balakowicz #define CFG_HUSH_PARSER 347991425feSMarian Balakowicz #ifdef CFG_HUSH_PARSER 348991425feSMarian Balakowicz #define CFG_PROMPT_HUSH_PS2 "> " 349991425feSMarian Balakowicz #endif 350991425feSMarian Balakowicz 351bf0b542dSKim Phillips /* pass open firmware flat tree */ 352bf0b542dSKim Phillips #define CONFIG_OF_FLAT_TREE 1 353bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 354bf0b542dSKim Phillips 355bf0b542dSKim Phillips /* maximum size of the flat tree (8K) */ 356bf0b542dSKim Phillips #define OF_FLAT_TREE_MAX_SIZE 8192 357bf0b542dSKim Phillips 358bf0b542dSKim Phillips #define OF_CPU "PowerPC,8349@0" 359bf0b542dSKim Phillips #define OF_SOC "soc8349@e0000000" 360bf0b542dSKim Phillips #define OF_TBCLK (bd->bi_busfreq / 4) 361bf0b542dSKim Phillips #define OF_STDOUT_PATH "/soc8349@e0000000/serial@4500" 362bf0b542dSKim Phillips 363991425feSMarian Balakowicz /* I2C */ 364991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 365991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 366be5e6181STimur Tabi #define CONFIG_FSL_I2C 367b24f119dSBen Warren #define CONFIG_I2C_MULTI_BUS 368b24f119dSBen Warren #define CONFIG_I2C_CMD_TREE 369991425feSMarian Balakowicz #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 370991425feSMarian Balakowicz #define CFG_I2C_SLAVE 0x7F 371b24f119dSBen Warren #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 372991425feSMarian Balakowicz #define CFG_I2C_OFFSET 0x3000 373991425feSMarian Balakowicz #define CFG_I2C2_OFFSET 0x3100 374991425feSMarian Balakowicz 375991425feSMarian Balakowicz /* TSEC */ 376991425feSMarian Balakowicz #define CFG_TSEC1_OFFSET 0x24000 377d239d74bSTimur Tabi #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET) 378991425feSMarian Balakowicz #define CFG_TSEC2_OFFSET 0x25000 379d239d74bSTimur Tabi #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET) 380991425feSMarian Balakowicz 3818fe9bf61SKumar Gala /* USB */ 3828fe9bf61SKumar Gala #define CFG_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 383991425feSMarian Balakowicz 384991425feSMarian Balakowicz /* 385991425feSMarian Balakowicz * General PCI 386991425feSMarian Balakowicz * Addresses are mapped 1-1. 387991425feSMarian Balakowicz */ 388991425feSMarian Balakowicz #define CFG_PCI1_MEM_BASE 0x80000000 389991425feSMarian Balakowicz #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 3908fe9bf61SKumar Gala #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3918fe9bf61SKumar Gala #define CFG_PCI1_MMIO_BASE 0x90000000 3928fe9bf61SKumar Gala #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE 3938fe9bf61SKumar Gala #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 394991425feSMarian Balakowicz #define CFG_PCI1_IO_BASE 0x00000000 3958fe9bf61SKumar Gala #define CFG_PCI1_IO_PHYS 0xE2000000 3968fe9bf61SKumar Gala #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */ 397991425feSMarian Balakowicz 398991425feSMarian Balakowicz #define CFG_PCI2_MEM_BASE 0xA0000000 399991425feSMarian Balakowicz #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 4008fe9bf61SKumar Gala #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */ 4018fe9bf61SKumar Gala #define CFG_PCI2_MMIO_BASE 0xB0000000 4028fe9bf61SKumar Gala #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE 4038fe9bf61SKumar Gala #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 404991425feSMarian Balakowicz #define CFG_PCI2_IO_BASE 0x00000000 4058fe9bf61SKumar Gala #define CFG_PCI2_IO_PHYS 0xE2100000 4068fe9bf61SKumar Gala #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */ 407991425feSMarian Balakowicz 408991425feSMarian Balakowicz #if defined(CONFIG_PCI) 409991425feSMarian Balakowicz 4108fe9bf61SKumar Gala #define PCI_ONE_PCI1 411991425feSMarian Balakowicz #if defined(PCI_64BIT) 412991425feSMarian Balakowicz #undef PCI_ALL_PCI1 413991425feSMarian Balakowicz #undef PCI_TWO_PCI1 414991425feSMarian Balakowicz #undef PCI_ONE_PCI1 415991425feSMarian Balakowicz #endif 416991425feSMarian Balakowicz 417991425feSMarian Balakowicz #define CONFIG_NET_MULTI 418991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 419991425feSMarian Balakowicz 420991425feSMarian Balakowicz #undef CONFIG_EEPRO100 421991425feSMarian Balakowicz #undef CONFIG_TULIP 422991425feSMarian Balakowicz 423991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 424991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 425991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 426991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 427991425feSMarian Balakowicz #endif 428991425feSMarian Balakowicz 429991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 430991425feSMarian Balakowicz #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 431991425feSMarian Balakowicz 432991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 433991425feSMarian Balakowicz 434991425feSMarian Balakowicz /* 435991425feSMarian Balakowicz * TSEC configuration 436991425feSMarian Balakowicz */ 437991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 438991425feSMarian Balakowicz 439991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 440991425feSMarian Balakowicz #ifndef CONFIG_NET_MULTI 441991425feSMarian Balakowicz #define CONFIG_NET_MULTI 1 442991425feSMarian Balakowicz #endif 443991425feSMarian Balakowicz 444991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 445991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC1 1 446991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0" 447991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC2 1 448991425feSMarian Balakowicz #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1" 449991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 450991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 451991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 452991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 453991425feSMarian Balakowicz 454991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 455991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 456991425feSMarian Balakowicz 457991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 458991425feSMarian Balakowicz 459991425feSMarian Balakowicz /* 460991425feSMarian Balakowicz * Configure on-board RTC 461991425feSMarian Balakowicz */ 462991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 463991425feSMarian Balakowicz #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 464991425feSMarian Balakowicz 465991425feSMarian Balakowicz /* 466991425feSMarian Balakowicz * Environment 467991425feSMarian Balakowicz */ 468991425feSMarian Balakowicz #ifndef CFG_RAMBOOT 469991425feSMarian Balakowicz #define CFG_ENV_IS_IN_FLASH 1 470991425feSMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 471991425feSMarian Balakowicz #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 472991425feSMarian Balakowicz #define CFG_ENV_SIZE 0x2000 473991425feSMarian Balakowicz 474991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 475991425feSMarian Balakowicz #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE) 476991425feSMarian Balakowicz #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) 477991425feSMarian Balakowicz 478991425feSMarian Balakowicz #else 479991425feSMarian Balakowicz #define CFG_NO_FLASH 1 /* Flash is not usable now */ 480991425feSMarian Balakowicz #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 481991425feSMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 482991425feSMarian Balakowicz #define CFG_ENV_SIZE 0x2000 483991425feSMarian Balakowicz #endif 484991425feSMarian Balakowicz 485991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 486991425feSMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 487991425feSMarian Balakowicz 488991425feSMarian Balakowicz #if defined(CFG_RAMBOOT) 489991425feSMarian Balakowicz #if defined(CONFIG_PCI) 490991425feSMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 491991425feSMarian Balakowicz | CFG_CMD_PING \ 492991425feSMarian Balakowicz | CFG_CMD_PCI \ 493991425feSMarian Balakowicz | CFG_CMD_I2C \ 494991425feSMarian Balakowicz | CFG_CMD_DATE) \ 495991425feSMarian Balakowicz & \ 496991425feSMarian Balakowicz ~(CFG_CMD_ENV \ 497991425feSMarian Balakowicz | CFG_CMD_LOADS)) 498991425feSMarian Balakowicz #else 499991425feSMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 500991425feSMarian Balakowicz | CFG_CMD_PING \ 501991425feSMarian Balakowicz | CFG_CMD_I2C \ 502991425feSMarian Balakowicz | CFG_CMD_DATE) \ 503991425feSMarian Balakowicz & \ 504991425feSMarian Balakowicz ~(CFG_CMD_ENV \ 505991425feSMarian Balakowicz | CFG_CMD_LOADS)) 506991425feSMarian Balakowicz #endif 507991425feSMarian Balakowicz #else 508991425feSMarian Balakowicz #if defined(CONFIG_PCI) 509991425feSMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 510991425feSMarian Balakowicz | CFG_CMD_PCI \ 511991425feSMarian Balakowicz | CFG_CMD_PING \ 512991425feSMarian Balakowicz | CFG_CMD_I2C \ 513991425feSMarian Balakowicz | CFG_CMD_DATE \ 514991425feSMarian Balakowicz ) 515991425feSMarian Balakowicz #else 516991425feSMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 517991425feSMarian Balakowicz | CFG_CMD_PING \ 518991425feSMarian Balakowicz | CFG_CMD_I2C \ 519991425feSMarian Balakowicz | CFG_CMD_MII \ 520991425feSMarian Balakowicz | CFG_CMD_DATE \ 521991425feSMarian Balakowicz ) 522991425feSMarian Balakowicz #endif 523991425feSMarian Balakowicz #endif 524991425feSMarian Balakowicz 525991425feSMarian Balakowicz #include <cmd_confdefs.h> 526991425feSMarian Balakowicz 527991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 528991425feSMarian Balakowicz 529991425feSMarian Balakowicz /* 530991425feSMarian Balakowicz * Miscellaneous configurable options 531991425feSMarian Balakowicz */ 532991425feSMarian Balakowicz #define CFG_LONGHELP /* undef to save memory */ 533991425feSMarian Balakowicz #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 534991425feSMarian Balakowicz #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 535991425feSMarian Balakowicz 536991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 537991425feSMarian Balakowicz #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 538991425feSMarian Balakowicz #else 539991425feSMarian Balakowicz #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 540991425feSMarian Balakowicz #endif 541991425feSMarian Balakowicz 542991425feSMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 543991425feSMarian Balakowicz #define CFG_MAXARGS 16 /* max number of command args */ 544991425feSMarian Balakowicz #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 545991425feSMarian Balakowicz #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 546991425feSMarian Balakowicz 547991425feSMarian Balakowicz /* 548991425feSMarian Balakowicz * For booting Linux, the board info and command line data 549991425feSMarian Balakowicz * have to be in the first 8 MB of memory, since this is 550991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 551991425feSMarian Balakowicz */ 552991425feSMarian Balakowicz #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 553991425feSMarian Balakowicz 554991425feSMarian Balakowicz /* Cache Configuration */ 555991425feSMarian Balakowicz #define CFG_DCACHE_SIZE 32768 556991425feSMarian Balakowicz #define CFG_CACHELINE_SIZE 32 557991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 558991425feSMarian Balakowicz #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 559991425feSMarian Balakowicz #endif 560991425feSMarian Balakowicz 561991425feSMarian Balakowicz #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 562991425feSMarian Balakowicz 563991425feSMarian Balakowicz #if 1 /*528/264*/ 564991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 565991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 566991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5678fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 568991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 569991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 570991425feSMarian Balakowicz #elif 0 /*396/132*/ 571991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 572991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 573991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5748fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 575991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 576991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 577991425feSMarian Balakowicz #elif 0 /*264/132*/ 578991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 579991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 580991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5818fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 582991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 583991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 584991425feSMarian Balakowicz #elif 0 /*132/132*/ 585991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 586991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 587991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5888fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 589991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 590991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 591991425feSMarian Balakowicz #elif 0 /*264/264 */ 592991425feSMarian Balakowicz #define CFG_HRCW_LOW (\ 593991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 594991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5958fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 596991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 597991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 598991425feSMarian Balakowicz #endif 599991425feSMarian Balakowicz 600991425feSMarian Balakowicz #if defined(PCI_64BIT) 601991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\ 602991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 603991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 604991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 605991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 606991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 607991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 608991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 609991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 610991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 611991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 612991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 613991425feSMarian Balakowicz #else 614991425feSMarian Balakowicz #define CFG_HRCW_HIGH (\ 615991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 616991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 617991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 618991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 619991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 620991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 621991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 622991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 623991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 624991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 625991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 626991425feSMarian Balakowicz #endif 627991425feSMarian Balakowicz 628991425feSMarian Balakowicz /* System IO Config */ 629991425feSMarian Balakowicz #define CFG_SICRH SICRH_TSOBI1 630991425feSMarian Balakowicz #define CFG_SICRL SICRL_LDP_A 631991425feSMarian Balakowicz 632991425feSMarian Balakowicz #define CFG_HID0_INIT 0x000000000 6338fe9bf61SKumar Gala #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 634991425feSMarian Balakowicz 635991425feSMarian Balakowicz /* #define CFG_HID0_FINAL (\ 636991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 637991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 638991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST ) */ 639991425feSMarian Balakowicz 640991425feSMarian Balakowicz 641991425feSMarian Balakowicz #define CFG_HID2 HID2_HBE 642991425feSMarian Balakowicz 643991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 644991425feSMarian Balakowicz #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 645991425feSMarian Balakowicz #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 646991425feSMarian Balakowicz 647991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 648991425feSMarian Balakowicz #ifdef CONFIG_PCI 649991425feSMarian Balakowicz #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 650991425feSMarian Balakowicz #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 651991425feSMarian Balakowicz #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 652991425feSMarian Balakowicz #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 653991425feSMarian Balakowicz #else 654991425feSMarian Balakowicz #define CFG_IBAT1L (0) 655991425feSMarian Balakowicz #define CFG_IBAT1U (0) 656991425feSMarian Balakowicz #define CFG_IBAT2L (0) 657991425feSMarian Balakowicz #define CFG_IBAT2U (0) 658991425feSMarian Balakowicz #endif 659991425feSMarian Balakowicz 6608fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 6618fe9bf61SKumar Gala #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6628fe9bf61SKumar Gala #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6638fe9bf61SKumar Gala #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6648fe9bf61SKumar Gala #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6658fe9bf61SKumar Gala #else 6668fe9bf61SKumar Gala #define CFG_IBAT3L (0) 6678fe9bf61SKumar Gala #define CFG_IBAT3U (0) 6688fe9bf61SKumar Gala #define CFG_IBAT4L (0) 6698fe9bf61SKumar Gala #define CFG_IBAT4U (0) 6708fe9bf61SKumar Gala #endif 671991425feSMarian Balakowicz 6728fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 673d239d74bSTimur Tabi #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 674d239d74bSTimur Tabi #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP) 675991425feSMarian Balakowicz 6768fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 6778fe9bf61SKumar Gala #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 6788fe9bf61SKumar Gala #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 679991425feSMarian Balakowicz 6808fe9bf61SKumar Gala #define CFG_IBAT7L (0) 6818fe9bf61SKumar Gala #define CFG_IBAT7U (0) 682991425feSMarian Balakowicz 683991425feSMarian Balakowicz #define CFG_DBAT0L CFG_IBAT0L 684991425feSMarian Balakowicz #define CFG_DBAT0U CFG_IBAT0U 685991425feSMarian Balakowicz #define CFG_DBAT1L CFG_IBAT1L 686991425feSMarian Balakowicz #define CFG_DBAT1U CFG_IBAT1U 687991425feSMarian Balakowicz #define CFG_DBAT2L CFG_IBAT2L 688991425feSMarian Balakowicz #define CFG_DBAT2U CFG_IBAT2U 689991425feSMarian Balakowicz #define CFG_DBAT3L CFG_IBAT3L 690991425feSMarian Balakowicz #define CFG_DBAT3U CFG_IBAT3U 691991425feSMarian Balakowicz #define CFG_DBAT4L CFG_IBAT4L 692991425feSMarian Balakowicz #define CFG_DBAT4U CFG_IBAT4U 693991425feSMarian Balakowicz #define CFG_DBAT5L CFG_IBAT5L 694991425feSMarian Balakowicz #define CFG_DBAT5U CFG_IBAT5U 695991425feSMarian Balakowicz #define CFG_DBAT6L CFG_IBAT6L 696991425feSMarian Balakowicz #define CFG_DBAT6U CFG_IBAT6U 697991425feSMarian Balakowicz #define CFG_DBAT7L CFG_IBAT7L 698991425feSMarian Balakowicz #define CFG_DBAT7U CFG_IBAT7U 699991425feSMarian Balakowicz 700991425feSMarian Balakowicz /* 701991425feSMarian Balakowicz * Internal Definitions 702991425feSMarian Balakowicz * 703991425feSMarian Balakowicz * Boot Flags 704991425feSMarian Balakowicz */ 705991425feSMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 706991425feSMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 707991425feSMarian Balakowicz 708991425feSMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 709991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 710991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 711991425feSMarian Balakowicz #endif 712991425feSMarian Balakowicz 713991425feSMarian Balakowicz /* 714991425feSMarian Balakowicz * Environment Configuration 715991425feSMarian Balakowicz */ 716991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 717991425feSMarian Balakowicz 718991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 719991425feSMarian Balakowicz #define CONFIG_ETHADDR 00:04:9f:ef:23:33 720991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 721991425feSMarian Balakowicz #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21 722991425feSMarian Balakowicz #endif 723991425feSMarian Balakowicz 724bf0b542dSKim Phillips #define CONFIG_IPADDR 192.168.1.253 725991425feSMarian Balakowicz 726991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 727bf0b542dSKim Phillips #define CONFIG_ROOTPATH /nfsroot/rootfs 728bf0b542dSKim Phillips #define CONFIG_BOOTFILE uImage 729991425feSMarian Balakowicz 730991425feSMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 731991425feSMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 732991425feSMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 733991425feSMarian Balakowicz 734991425feSMarian Balakowicz #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 735991425feSMarian Balakowicz 736991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 737991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 738991425feSMarian Balakowicz 739991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 740991425feSMarian Balakowicz 741991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 742991425feSMarian Balakowicz "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ 743991425feSMarian Balakowicz "echo" 744991425feSMarian Balakowicz 745991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 746991425feSMarian Balakowicz "netdev=eth0\0" \ 747991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 748991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 749991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 750991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 751991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 752991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 753991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 754991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 755991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 756991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 757991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 758991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 759991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 760991425feSMarian Balakowicz "bootm\0" \ 761991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 762991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 763991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \ 764991425feSMarian Balakowicz "upd=run load;run update\0" \ 765bf0b542dSKim Phillips "fdtaddr=400000\0" \ 766bf0b542dSKim Phillips "fdtfile=mpc8349emds.dtb\0" \ 767991425feSMarian Balakowicz "" 768991425feSMarian Balakowicz 769bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 770bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 771bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 772bf0b542dSKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 773bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 774bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 775bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 776bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 777bf0b542dSKim Phillips 778bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 779bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 780bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 781bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 782bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 783bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 784bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 785bf0b542dSKim Phillips 786991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 787991425feSMarian Balakowicz 788991425feSMarian Balakowicz #endif /* __CONFIG_H */ 789