1991425feSMarian Balakowicz /* 22ae18241SWolfgang Denk * (C) Copyright 2006-2010 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 5991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6991425feSMarian Balakowicz * project. 7991425feSMarian Balakowicz * 8991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11991425feSMarian Balakowicz * the License, or (at your option) any later version. 12991425feSMarian Balakowicz * 13991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16991425feSMarian Balakowicz * GNU General Public License for more details. 17991425feSMarian Balakowicz * 18991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21991425feSMarian Balakowicz * MA 02111-1307 USA 22991425feSMarian Balakowicz */ 23991425feSMarian Balakowicz 24991425feSMarian Balakowicz /* 25991425feSMarian Balakowicz * mpc8349emds board configuration file 26991425feSMarian Balakowicz * 27991425feSMarian Balakowicz */ 28991425feSMarian Balakowicz 29991425feSMarian Balakowicz #ifndef __CONFIG_H 30991425feSMarian Balakowicz #define __CONFIG_H 31991425feSMarian Balakowicz 32991425feSMarian Balakowicz /* 33991425feSMarian Balakowicz * High Level Configuration Options 34991425feSMarian Balakowicz */ 35991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 360f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 372c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x family */ 38991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 39991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 40991425feSMarian Balakowicz 412ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 422ae18241SWolfgang Denk 432ae18241SWolfgang Denk #define CONFIG_PCI_66M 442ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 45991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 46991425feSMarian Balakowicz #else 47991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 48991425feSMarian Balakowicz #endif 49991425feSMarian Balakowicz 50447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 51447ad576SIra W. Snyder #define CONFIG_PCI 52447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 53447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 54447ad576SIra W. Snyder 55991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 562ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 57991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 588fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 59991425feSMarian Balakowicz #else 60991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 618fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 62991425feSMarian Balakowicz #endif 63991425feSMarian Balakowicz #endif 64991425feSMarian Balakowicz 65991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 66991425feSMarian Balakowicz 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 68991425feSMarian Balakowicz 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 72991425feSMarian Balakowicz 73991425feSMarian Balakowicz /* 74991425feSMarian Balakowicz * DDR Setup 75991425feSMarian Balakowicz */ 768d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 77d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 78991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 79991425feSMarian Balakowicz 80dc9e499cSRafal Jaworowski /* 81d4b91066SYork Sun * define CONFIG_FSL_DDR2 to use unified DDR driver 82d4b91066SYork Sun * undefine it to use old spd_sdram.c 83d4b91066SYork Sun */ 84d4b91066SYork Sun #define CONFIG_FSL_DDR2 85d4b91066SYork Sun #ifdef CONFIG_FSL_DDR2 86d4b91066SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 87d4b91066SYork Sun #define SPD_EEPROM_ADDRESS1 0x52 88d4b91066SYork Sun #define SPD_EEPROM_ADDRESS2 0x51 89d4b91066SYork Sun #define CONFIG_NUM_DDR_CONTROLLERS 1 90d4b91066SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 91d4b91066SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 92d4b91066SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 93d4b91066SYork Sun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 94d4b91066SYork Sun #endif 95d4b91066SYork Sun 96d4b91066SYork Sun /* 97dc9e499cSRafal Jaworowski * 32-bit data path mode. 98dc9e499cSRafal Jaworowski * 99dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 100dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 101dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 102dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 103dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 104dc9e499cSRafal Jaworowski * data path. 105dc9e499cSRafal Jaworowski */ 106dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 107dc9e499cSRafal Jaworowski 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 1128d172c0fSXie Xiaobo DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 113991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 114991425feSMarian Balakowicz 1158d172c0fSXie Xiaobo /* 1168d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 1178d172c0fSXie Xiaobo */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 1198d172c0fSXie Xiaobo 120991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 121991425feSMarian Balakowicz /* 122991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 123991425feSMarian Balakowicz */ 124991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 125991425feSMarian Balakowicz #else 126991425feSMarian Balakowicz /* 127991425feSMarian Balakowicz * Manually set up DDR parameters 128991425feSMarian Balakowicz */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1308d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1448d172c0fSXie Xiaobo #else 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 150dc9e499cSRafal Jaworowski 151dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 152dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */ 154dc9e499cSRafal Jaworowski #else 155dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */ 157dc9e499cSRafal Jaworowski #endif 158991425feSMarian Balakowicz #endif 1598d172c0fSXie Xiaobo #endif 160991425feSMarian Balakowicz 161991425feSMarian Balakowicz /* 162991425feSMarian Balakowicz * SDRAM on the Local Bus 163991425feSMarian Balakowicz */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 166991425feSMarian Balakowicz 167991425feSMarian Balakowicz /* 168991425feSMarian Balakowicz * FLASH on the Local Bus 169991425feSMarian Balakowicz */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 17100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 176991425feSMarian Balakowicz 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \ 1788d172c0fSXie Xiaobo (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 179991425feSMarian Balakowicz BR_V) /* valid */ 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \ 181f9023afbSAnton Vorontsov OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 1828d172c0fSXie Xiaobo OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */ 185991425feSMarian Balakowicz 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 188991425feSMarian Balakowicz 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 192991425feSMarian Balakowicz 19314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 194991425feSMarian Balakowicz 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 197991425feSMarian Balakowicz #else 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 199991425feSMarian Balakowicz #endif 200991425feSMarian Balakowicz 201991425feSMarian Balakowicz /* 202991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 203991425feSMarian Balakowicz */ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */ 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 209991425feSMarian Balakowicz 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 212553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 213991425feSMarian Balakowicz 21425ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 216991425feSMarian Balakowicz 2174a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 219991425feSMarian Balakowicz 220991425feSMarian Balakowicz /* 221991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 222991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 223991425feSMarian Balakowicz * External Local Bus rate is 224991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 225991425feSMarian Balakowicz */ 226c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 227c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 229991425feSMarian Balakowicz 2308d172c0fSXie Xiaobo /* 2318d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2338d172c0fSXie Xiaobo */ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 235991425feSMarian Balakowicz 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 237991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 238991425feSMarian Balakowicz /* 239991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 241991425feSMarian Balakowicz * 242991425feSMarian Balakowicz * For BR2, need: 243991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 244991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 245991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 246991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 247991425feSMarian Balakowicz * Valid = BR[31] = 1 248991425feSMarian Balakowicz * 249991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 250991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 251991425feSMarian Balakowicz * 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 253991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 254991425feSMarian Balakowicz */ 255991425feSMarian Balakowicz 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 259991425feSMarian Balakowicz 260991425feSMarian Balakowicz /* 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 262991425feSMarian Balakowicz * 263991425feSMarian Balakowicz * For OR2, need: 264991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 265991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 266991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 267991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 268991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 269991425feSMarian Balakowicz * 270991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 271991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 272991425feSMarian Balakowicz */ 273991425feSMarian Balakowicz 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xFC006901 275991425feSMarian Balakowicz 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 278991425feSMarian Balakowicz 279540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFEN \ 280540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 281540dcf1cSKumar Gala | LSDMR_RFCR8 \ 282540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 283540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 284540dcf1cSKumar Gala | LSDMR_BL8 \ 285540dcf1cSKumar Gala | LSDMR_WRC3 \ 286540dcf1cSKumar Gala | LSDMR_CL3 \ 287991425feSMarian Balakowicz ) 288991425feSMarian Balakowicz 289991425feSMarian Balakowicz /* 290991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 291991425feSMarian Balakowicz */ 292540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 293540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 294540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 295540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 296540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 297991425feSMarian Balakowicz #endif 298991425feSMarian Balakowicz 299991425feSMarian Balakowicz /* 300991425feSMarian Balakowicz * Serial Port 301991425feSMarian Balakowicz */ 302991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 307991425feSMarian Balakowicz 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 309991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 310991425feSMarian Balakowicz 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 313991425feSMarian Balakowicz 31422d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 315a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 316991425feSMarian Balakowicz /* Use the HUSH parser */ 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 320991425feSMarian Balakowicz #endif 321991425feSMarian Balakowicz 322bf0b542dSKim Phillips /* pass open firmware flat tree */ 32335cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 324bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3255b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 326bf0b542dSKim Phillips 327991425feSMarian Balakowicz /* I2C */ 328991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 329991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 330be5e6181STimur Tabi #define CONFIG_FSL_I2C 331b24f119dSBen Warren #define CONFIG_I2C_MULTI_BUS 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 337991425feSMarian Balakowicz 33880ddd226SBen Warren /* SPI */ 3398931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 34080ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 34180ddd226SBen Warren 34280ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 34680ddd226SBen Warren 347991425feSMarian Balakowicz /* TSEC */ 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 352991425feSMarian Balakowicz 3538fe9bf61SKumar Gala /* USB */ 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 355991425feSMarian Balakowicz 356991425feSMarian Balakowicz /* 357991425feSMarian Balakowicz * General PCI 358991425feSMarian Balakowicz * Addresses are mapped 1-1. 359991425feSMarian Balakowicz */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 369991425feSMarian Balakowicz 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 379991425feSMarian Balakowicz 380991425feSMarian Balakowicz #if defined(CONFIG_PCI) 381991425feSMarian Balakowicz 3828fe9bf61SKumar Gala #define PCI_ONE_PCI1 383991425feSMarian Balakowicz #if defined(PCI_64BIT) 384991425feSMarian Balakowicz #undef PCI_ALL_PCI1 385991425feSMarian Balakowicz #undef PCI_TWO_PCI1 386991425feSMarian Balakowicz #undef PCI_ONE_PCI1 387991425feSMarian Balakowicz #endif 388991425feSMarian Balakowicz 389991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 390162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 391991425feSMarian Balakowicz 392991425feSMarian Balakowicz #undef CONFIG_EEPRO100 393991425feSMarian Balakowicz #undef CONFIG_TULIP 394991425feSMarian Balakowicz 395991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 396991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 397991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 398991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 399991425feSMarian Balakowicz #endif 400991425feSMarian Balakowicz 401991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 403991425feSMarian Balakowicz 404991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 405991425feSMarian Balakowicz 406991425feSMarian Balakowicz /* 407991425feSMarian Balakowicz * TSEC configuration 408991425feSMarian Balakowicz */ 409991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 410991425feSMarian Balakowicz 411991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 412991425feSMarian Balakowicz 413991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 414255a3577SKim Phillips #define CONFIG_TSEC1 1 415255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 416255a3577SKim Phillips #define CONFIG_TSEC2 1 417255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 418991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 419991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 420991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 421991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4223a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4233a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 424991425feSMarian Balakowicz 425991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 426991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 427991425feSMarian Balakowicz 428991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 429991425feSMarian Balakowicz 430991425feSMarian Balakowicz /* 431991425feSMarian Balakowicz * Configure on-board RTC 432991425feSMarian Balakowicz */ 433991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 435991425feSMarian Balakowicz 436991425feSMarian Balakowicz /* 437991425feSMarian Balakowicz * Environment 438991425feSMarian Balakowicz */ 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4405a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4420e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4430e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 444991425feSMarian Balakowicz 445991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4460e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4470e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 448991425feSMarian Balakowicz 449991425feSMarian Balakowicz #else 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 45193f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4530e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 454991425feSMarian Balakowicz #endif 455991425feSMarian Balakowicz 456991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 458991425feSMarian Balakowicz 4598ea5499aSJon Loeliger 4608ea5499aSJon Loeliger /* 461659e2f67SJon Loeliger * BOOTP options 462659e2f67SJon Loeliger */ 463659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 464659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 465659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 466659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 467659e2f67SJon Loeliger 468659e2f67SJon Loeliger 469659e2f67SJon Loeliger /* 4708ea5499aSJon Loeliger * Command line configuration. 4718ea5499aSJon Loeliger */ 4728ea5499aSJon Loeliger #include <config_cmd_default.h> 4738ea5499aSJon Loeliger 4748ea5499aSJon Loeliger #define CONFIG_CMD_PING 4758ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4768ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4778ea5499aSJon Loeliger #define CONFIG_CMD_MII 4788ea5499aSJon Loeliger 479991425feSMarian Balakowicz #if defined(CONFIG_PCI) 4808ea5499aSJon Loeliger #define CONFIG_CMD_PCI 481991425feSMarian Balakowicz #endif 482991425feSMarian Balakowicz 4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 484bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4858ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 4868ea5499aSJon Loeliger #endif 4878ea5499aSJon Loeliger 488991425feSMarian Balakowicz 489991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 490991425feSMarian Balakowicz 491991425feSMarian Balakowicz /* 492991425feSMarian Balakowicz * Miscellaneous configurable options 493991425feSMarian Balakowicz */ 4946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 497991425feSMarian Balakowicz 4988ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 500991425feSMarian Balakowicz #else 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 502991425feSMarian Balakowicz #endif 503991425feSMarian Balakowicz 5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 508991425feSMarian Balakowicz 509991425feSMarian Balakowicz /* 510991425feSMarian Balakowicz * For booting Linux, the board info and command line data 5119f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 512991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 513991425feSMarian Balakowicz */ 5149f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ 515991425feSMarian Balakowicz 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 517991425feSMarian Balakowicz 518991425feSMarian Balakowicz #if 1 /*528/264*/ 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 520991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 521991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5228fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 523991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 524991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 525991425feSMarian Balakowicz #elif 0 /*396/132*/ 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 527991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 528991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5298fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 530991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 531991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 532991425feSMarian Balakowicz #elif 0 /*264/132*/ 5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 534991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 535991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5368fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 537991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 538991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 539991425feSMarian Balakowicz #elif 0 /*132/132*/ 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 541991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 542991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5438fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 544991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 545991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 546991425feSMarian Balakowicz #elif 0 /*264/264 */ 5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 548991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 549991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5508fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 551991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 552991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 553991425feSMarian Balakowicz #endif 554991425feSMarian Balakowicz 555447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 557447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 558447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 559447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 560447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 561447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 562447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 563447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 564447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 565447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 566447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 567447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII ) 568447ad576SIra W. Snyder #else 569991425feSMarian Balakowicz #if defined(PCI_64BIT) 5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 571991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 572991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 573991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 574991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 575991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 576991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 577991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 578991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 579991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 580991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 581991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 582991425feSMarian Balakowicz #else 5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 584991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 585991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 586991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 587991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 588991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 589991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 590991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 591991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 592991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 593991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 594991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 595447ad576SIra W. Snyder #endif /* PCI_64BIT */ 596447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 597991425feSMarian Balakowicz 598a5fe514eSLee Nipper /* 599a5fe514eSLee Nipper * System performance 600a5fe514eSLee Nipper */ 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 607a5fe514eSLee Nipper 608991425feSMarian Balakowicz /* System IO Config */ 6093c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 6106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 611991425feSMarian Balakowicz 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 6131a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 6141a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 615991425feSMarian Balakowicz 6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 617991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 618991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 619991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST ) */ 620991425feSMarian Balakowicz 621991425feSMarian Balakowicz 6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 62331d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 624991425feSMarian Balakowicz 625991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 6266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 628991425feSMarian Balakowicz 629991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 630991425feSMarian Balakowicz #ifdef CONFIG_PCI 6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 635991425feSMarian Balakowicz #else 6366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 640991425feSMarian Balakowicz #endif 641991425feSMarian Balakowicz 6428fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6478fe9bf61SKumar Gala #else 6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6528fe9bf61SKumar Gala #endif 653991425feSMarian Balakowicz 6548fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 6556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP) 657991425feSMarian Balakowicz 6588fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 659c1230980SScott Wood #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \ 660c1230980SScott Wood BATL_GUARDEDSTORAGE) 6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 662991425feSMarian Balakowicz 6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 665991425feSMarian Balakowicz 6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 6756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 6766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 6786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 682991425feSMarian Balakowicz 6838ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 684991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 685991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 686991425feSMarian Balakowicz #endif 687991425feSMarian Balakowicz 688991425feSMarian Balakowicz /* 689991425feSMarian Balakowicz * Environment Configuration 690991425feSMarian Balakowicz */ 691991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 692991425feSMarian Balakowicz 693991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 694991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 69510327dc5SAndy Fleming #define CONFIG_HAS_ETH0 696991425feSMarian Balakowicz #endif 697991425feSMarian Balakowicz 698991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 699*8b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot/rootfs" 700bf0b542dSKim Phillips #define CONFIG_BOOTFILE uImage 701991425feSMarian Balakowicz 70279f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 703991425feSMarian Balakowicz 704991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 705991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 706991425feSMarian Balakowicz 707991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 708991425feSMarian Balakowicz 709991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 71032bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 711991425feSMarian Balakowicz "echo" 712991425feSMarian Balakowicz 713991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 714991425feSMarian Balakowicz "netdev=eth0\0" \ 715991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 716991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 717991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 718991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 719991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 720991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 721991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 722991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 723991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 724991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 725991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 726991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 727991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 728991425feSMarian Balakowicz "bootm\0" \ 729991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 730991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 731991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \ 732d8ab58b2SDetlev Zundel "upd=run load update\0" \ 73379f516bcSKim Phillips "fdtaddr=780000\0" \ 734cc861f71SKim Phillips "fdtfile=mpc834x_mds.dtb\0" \ 735991425feSMarian Balakowicz "" 736991425feSMarian Balakowicz 737bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 738bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 739bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 740bf0b542dSKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 741bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 742bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 743bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 744bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 745bf0b542dSKim Phillips 746bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 747bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 748bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 749bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 750bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 751bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 752bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 753bf0b542dSKim Phillips 754991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 755991425feSMarian Balakowicz 756991425feSMarian Balakowicz #endif /* __CONFIG_H */ 757