1991425feSMarian Balakowicz /* 2991425feSMarian Balakowicz * (C) Copyright 2006 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 5991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6991425feSMarian Balakowicz * project. 7991425feSMarian Balakowicz * 8991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11991425feSMarian Balakowicz * the License, or (at your option) any later version. 12991425feSMarian Balakowicz * 13991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16991425feSMarian Balakowicz * GNU General Public License for more details. 17991425feSMarian Balakowicz * 18991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21991425feSMarian Balakowicz * MA 02111-1307 USA 22991425feSMarian Balakowicz */ 23991425feSMarian Balakowicz 24991425feSMarian Balakowicz /* 25991425feSMarian Balakowicz * mpc8349emds board configuration file 26991425feSMarian Balakowicz * 27991425feSMarian Balakowicz */ 28991425feSMarian Balakowicz 29991425feSMarian Balakowicz #ifndef __CONFIG_H 30991425feSMarian Balakowicz #define __CONFIG_H 31991425feSMarian Balakowicz 32991425feSMarian Balakowicz /* 33991425feSMarian Balakowicz * High Level Configuration Options 34991425feSMarian Balakowicz */ 35991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 360f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 372c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x family */ 38991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 39991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 40991425feSMarian Balakowicz 41991425feSMarian Balakowicz #define PCI_66M 42991425feSMarian Balakowicz #ifdef PCI_66M 43991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 44991425feSMarian Balakowicz #else 45991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 46991425feSMarian Balakowicz #endif 47991425feSMarian Balakowicz 48447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 49447ad576SIra W. Snyder #define CONFIG_PCI 50447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 51447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 52447ad576SIra W. Snyder 53991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 54991425feSMarian Balakowicz #ifdef PCI_66M 55991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 568fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 57991425feSMarian Balakowicz #else 58991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 598fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 60991425feSMarian Balakowicz #endif 61991425feSMarian Balakowicz #endif 62991425feSMarian Balakowicz 63991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 64991425feSMarian Balakowicz 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 66991425feSMarian Balakowicz 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 70991425feSMarian Balakowicz 71991425feSMarian Balakowicz /* 72991425feSMarian Balakowicz * DDR Setup 73991425feSMarian Balakowicz */ 748d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 75d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 76991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 77991425feSMarian Balakowicz 78dc9e499cSRafal Jaworowski /* 79dc9e499cSRafal Jaworowski * 32-bit data path mode. 80dc9e499cSRafal Jaworowski * 81dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 82dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 83dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 84dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 85dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 86dc9e499cSRafal Jaworowski * data path. 87dc9e499cSRafal Jaworowski */ 88dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 89dc9e499cSRafal Jaworowski 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 948d172c0fSXie Xiaobo DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 95991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 96991425feSMarian Balakowicz 978d172c0fSXie Xiaobo /* 988d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 998d172c0fSXie Xiaobo */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 1018d172c0fSXie Xiaobo 102991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 103991425feSMarian Balakowicz /* 104991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 105991425feSMarian Balakowicz */ 106991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 107991425feSMarian Balakowicz #else 108991425feSMarian Balakowicz /* 109991425feSMarian Balakowicz * Manually set up DDR parameters 110991425feSMarian Balakowicz */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1128d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1268d172c0fSXie Xiaobo #else 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 132dc9e499cSRafal Jaworowski 133dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 134dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */ 136dc9e499cSRafal Jaworowski #else 137dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */ 139dc9e499cSRafal Jaworowski #endif 140991425feSMarian Balakowicz #endif 1418d172c0fSXie Xiaobo #endif 142991425feSMarian Balakowicz 143991425feSMarian Balakowicz /* 144991425feSMarian Balakowicz * SDRAM on the Local Bus 145991425feSMarian Balakowicz */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 148991425feSMarian Balakowicz 149991425feSMarian Balakowicz /* 150991425feSMarian Balakowicz * FLASH on the Local Bus 151991425feSMarian Balakowicz */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 15300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 158991425feSMarian Balakowicz 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \ 1608d172c0fSXie Xiaobo (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 161991425feSMarian Balakowicz BR_V) /* valid */ 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \ 163f9023afbSAnton Vorontsov OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 1648d172c0fSXie Xiaobo OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */ 167991425feSMarian Balakowicz 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 170991425feSMarian Balakowicz 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 174991425feSMarian Balakowicz 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 176991425feSMarian Balakowicz 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 179991425feSMarian Balakowicz #else 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 181991425feSMarian Balakowicz #endif 182991425feSMarian Balakowicz 183991425feSMarian Balakowicz /* 184991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 185991425feSMarian Balakowicz */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 191991425feSMarian Balakowicz 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 195991425feSMarian Balakowicz 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 199991425feSMarian Balakowicz 2004a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 202991425feSMarian Balakowicz 203991425feSMarian Balakowicz /* 204991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 205991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 206991425feSMarian Balakowicz * External Local Bus rate is 207991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 208991425feSMarian Balakowicz */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 211991425feSMarian Balakowicz 2128d172c0fSXie Xiaobo /* 2138d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2158d172c0fSXie Xiaobo */ 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 217991425feSMarian Balakowicz 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 219991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 220991425feSMarian Balakowicz /* 221991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 223991425feSMarian Balakowicz * 224991425feSMarian Balakowicz * For BR2, need: 225991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 226991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 227991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 228991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 229991425feSMarian Balakowicz * Valid = BR[31] = 1 230991425feSMarian Balakowicz * 231991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 232991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 233991425feSMarian Balakowicz * 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 235991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 236991425feSMarian Balakowicz */ 237991425feSMarian Balakowicz 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 241991425feSMarian Balakowicz 242991425feSMarian Balakowicz /* 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 244991425feSMarian Balakowicz * 245991425feSMarian Balakowicz * For OR2, need: 246991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 247991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 248991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 249991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 250991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 251991425feSMarian Balakowicz * 252991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 253991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 254991425feSMarian Balakowicz */ 255991425feSMarian Balakowicz 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xFC006901 257991425feSMarian Balakowicz 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 260991425feSMarian Balakowicz 261540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFEN \ 262540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 263540dcf1cSKumar Gala | LSDMR_RFCR8 \ 264540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 265540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 266540dcf1cSKumar Gala | LSDMR_BL8 \ 267540dcf1cSKumar Gala | LSDMR_WRC3 \ 268540dcf1cSKumar Gala | LSDMR_CL3 \ 269991425feSMarian Balakowicz ) 270991425feSMarian Balakowicz 271991425feSMarian Balakowicz /* 272991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 273991425feSMarian Balakowicz */ 274540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 275540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 276540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 277540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 278540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 279991425feSMarian Balakowicz #endif 280991425feSMarian Balakowicz 281991425feSMarian Balakowicz /* 282991425feSMarian Balakowicz * Serial Port 283991425feSMarian Balakowicz */ 284991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 285991425feSMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 290991425feSMarian Balakowicz 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 292991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 293991425feSMarian Balakowicz 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 296991425feSMarian Balakowicz 29722d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 298991425feSMarian Balakowicz /* Use the HUSH parser */ 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 302991425feSMarian Balakowicz #endif 303991425feSMarian Balakowicz 304bf0b542dSKim Phillips /* pass open firmware flat tree */ 30535cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 306bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3075b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 308bf0b542dSKim Phillips 309991425feSMarian Balakowicz /* I2C */ 310991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 311991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 312be5e6181STimur Tabi #define CONFIG_FSL_I2C 313b24f119dSBen Warren #define CONFIG_I2C_MULTI_BUS 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 319991425feSMarian Balakowicz 32080ddd226SBen Warren /* SPI */ 3218931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 32280ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 32380ddd226SBen Warren 32480ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 32880ddd226SBen Warren 329991425feSMarian Balakowicz /* TSEC */ 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 334991425feSMarian Balakowicz 3358fe9bf61SKumar Gala /* USB */ 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 337991425feSMarian Balakowicz 338991425feSMarian Balakowicz /* 339991425feSMarian Balakowicz * General PCI 340991425feSMarian Balakowicz * Addresses are mapped 1-1. 341991425feSMarian Balakowicz */ 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 351991425feSMarian Balakowicz 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 361991425feSMarian Balakowicz 362991425feSMarian Balakowicz #if defined(CONFIG_PCI) 363991425feSMarian Balakowicz 3648fe9bf61SKumar Gala #define PCI_ONE_PCI1 365991425feSMarian Balakowicz #if defined(PCI_64BIT) 366991425feSMarian Balakowicz #undef PCI_ALL_PCI1 367991425feSMarian Balakowicz #undef PCI_TWO_PCI1 368991425feSMarian Balakowicz #undef PCI_ONE_PCI1 369991425feSMarian Balakowicz #endif 370991425feSMarian Balakowicz 371991425feSMarian Balakowicz #define CONFIG_NET_MULTI 372991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 373162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 374991425feSMarian Balakowicz 375991425feSMarian Balakowicz #undef CONFIG_EEPRO100 376991425feSMarian Balakowicz #undef CONFIG_TULIP 377991425feSMarian Balakowicz 378991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 379991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 380991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 381991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 382991425feSMarian Balakowicz #endif 383991425feSMarian Balakowicz 384991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 386991425feSMarian Balakowicz 387991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 388991425feSMarian Balakowicz 389991425feSMarian Balakowicz /* 390991425feSMarian Balakowicz * TSEC configuration 391991425feSMarian Balakowicz */ 392991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 393991425feSMarian Balakowicz 394991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 395991425feSMarian Balakowicz #ifndef CONFIG_NET_MULTI 396991425feSMarian Balakowicz #define CONFIG_NET_MULTI 1 397991425feSMarian Balakowicz #endif 398991425feSMarian Balakowicz 399991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 400255a3577SKim Phillips #define CONFIG_TSEC1 1 401255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 402255a3577SKim Phillips #define CONFIG_TSEC2 1 403255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 404991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 405991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 406991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 407991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4083a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4093a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 410991425feSMarian Balakowicz 411991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 412991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 413991425feSMarian Balakowicz 414991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 415991425feSMarian Balakowicz 416991425feSMarian Balakowicz /* 417991425feSMarian Balakowicz * Configure on-board RTC 418991425feSMarian Balakowicz */ 419991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 421991425feSMarian Balakowicz 422991425feSMarian Balakowicz /* 423991425feSMarian Balakowicz * Environment 424991425feSMarian Balakowicz */ 4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4265a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4280e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4290e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 430991425feSMarian Balakowicz 431991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4320e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4330e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 434991425feSMarian Balakowicz 435991425feSMarian Balakowicz #else 4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 43793f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4390e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 440991425feSMarian Balakowicz #endif 441991425feSMarian Balakowicz 442991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 444991425feSMarian Balakowicz 4458ea5499aSJon Loeliger 4468ea5499aSJon Loeliger /* 447659e2f67SJon Loeliger * BOOTP options 448659e2f67SJon Loeliger */ 449659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 450659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 451659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 452659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 453659e2f67SJon Loeliger 454659e2f67SJon Loeliger 455659e2f67SJon Loeliger /* 4568ea5499aSJon Loeliger * Command line configuration. 4578ea5499aSJon Loeliger */ 4588ea5499aSJon Loeliger #include <config_cmd_default.h> 4598ea5499aSJon Loeliger 4608ea5499aSJon Loeliger #define CONFIG_CMD_PING 4618ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4628ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4638ea5499aSJon Loeliger #define CONFIG_CMD_MII 4648ea5499aSJon Loeliger 465991425feSMarian Balakowicz #if defined(CONFIG_PCI) 4668ea5499aSJon Loeliger #define CONFIG_CMD_PCI 467991425feSMarian Balakowicz #endif 468991425feSMarian Balakowicz 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 470bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4718ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 4728ea5499aSJon Loeliger #endif 4738ea5499aSJon Loeliger 474991425feSMarian Balakowicz 475991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 476991425feSMarian Balakowicz 477991425feSMarian Balakowicz /* 478991425feSMarian Balakowicz * Miscellaneous configurable options 479991425feSMarian Balakowicz */ 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 483991425feSMarian Balakowicz 4848ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 486991425feSMarian Balakowicz #else 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 488991425feSMarian Balakowicz #endif 489991425feSMarian Balakowicz 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 494991425feSMarian Balakowicz 495991425feSMarian Balakowicz /* 496991425feSMarian Balakowicz * For booting Linux, the board info and command line data 497991425feSMarian Balakowicz * have to be in the first 8 MB of memory, since this is 498991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 499991425feSMarian Balakowicz */ 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 501991425feSMarian Balakowicz 5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 503991425feSMarian Balakowicz 504991425feSMarian Balakowicz #if 1 /*528/264*/ 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 506991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 507991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5088fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 509991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 510991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 511991425feSMarian Balakowicz #elif 0 /*396/132*/ 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 513991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 514991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5158fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 516991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 517991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 518991425feSMarian Balakowicz #elif 0 /*264/132*/ 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 520991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 521991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5228fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 523991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 524991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 525991425feSMarian Balakowicz #elif 0 /*132/132*/ 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 527991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 528991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5298fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 530991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 531991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 532991425feSMarian Balakowicz #elif 0 /*264/264 */ 5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 534991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 535991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5368fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 537991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 538991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 539991425feSMarian Balakowicz #endif 540991425feSMarian Balakowicz 541447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 543447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 544447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 545447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 546447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 547447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 548447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 549447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 550447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 551447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 552447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 553447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII ) 554447ad576SIra W. Snyder #else 555991425feSMarian Balakowicz #if defined(PCI_64BIT) 5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 557991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 558991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 559991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 560991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 561991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 562991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 563991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 564991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 565991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 566991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 567991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 568991425feSMarian Balakowicz #else 5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 570991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 571991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 572991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 573991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 574991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 575991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 576991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 577991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 578991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 579991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 580991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 581447ad576SIra W. Snyder #endif /* PCI_64BIT */ 582447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 583991425feSMarian Balakowicz 584a5fe514eSLee Nipper /* 585a5fe514eSLee Nipper * System performance 586a5fe514eSLee Nipper */ 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 593a5fe514eSLee Nipper 594991425feSMarian Balakowicz /* System IO Config */ 5953c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 597991425feSMarian Balakowicz 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 600991425feSMarian Balakowicz 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 602991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 603991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 604991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST ) */ 605991425feSMarian Balakowicz 606991425feSMarian Balakowicz 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 60831d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 609991425feSMarian Balakowicz 610991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 613991425feSMarian Balakowicz 614991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 615991425feSMarian Balakowicz #ifdef CONFIG_PCI 6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 620991425feSMarian Balakowicz #else 6216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 625991425feSMarian Balakowicz #endif 626991425feSMarian Balakowicz 6278fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6328fe9bf61SKumar Gala #else 6336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6378fe9bf61SKumar Gala #endif 638991425feSMarian Balakowicz 6398fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 6406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP) 642991425feSMarian Balakowicz 6438fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 644c1230980SScott Wood #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \ 645c1230980SScott Wood BATL_GUARDEDSTORAGE) 6466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 647991425feSMarian Balakowicz 6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 650991425feSMarian Balakowicz 6516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 6526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 6536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 6546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 6556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 667991425feSMarian Balakowicz 668991425feSMarian Balakowicz /* 669991425feSMarian Balakowicz * Internal Definitions 670991425feSMarian Balakowicz * 671991425feSMarian Balakowicz * Boot Flags 672991425feSMarian Balakowicz */ 673991425feSMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 674991425feSMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 675991425feSMarian Balakowicz 6768ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 677991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 678991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 679991425feSMarian Balakowicz #endif 680991425feSMarian Balakowicz 681991425feSMarian Balakowicz /* 682991425feSMarian Balakowicz * Environment Configuration 683991425feSMarian Balakowicz */ 684991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 685991425feSMarian Balakowicz 686991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 687991425feSMarian Balakowicz #define CONFIG_ETHADDR 00:04:9f:ef:23:33 688991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 68910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 690991425feSMarian Balakowicz #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21 691991425feSMarian Balakowicz #endif 692991425feSMarian Balakowicz 693bf0b542dSKim Phillips #define CONFIG_IPADDR 192.168.1.253 694991425feSMarian Balakowicz 695991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 696bf0b542dSKim Phillips #define CONFIG_ROOTPATH /nfsroot/rootfs 697bf0b542dSKim Phillips #define CONFIG_BOOTFILE uImage 698991425feSMarian Balakowicz 699991425feSMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 700991425feSMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 701991425feSMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 702991425feSMarian Balakowicz 703*79f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 704991425feSMarian Balakowicz 705991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 706991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 707991425feSMarian Balakowicz 708991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 709991425feSMarian Balakowicz 710991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 71132bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 712991425feSMarian Balakowicz "echo" 713991425feSMarian Balakowicz 714991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 715991425feSMarian Balakowicz "netdev=eth0\0" \ 716991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 717991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 718991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 719991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 720991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 721991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 722991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 723991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 724991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 725991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 726991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 727991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 728991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 729991425feSMarian Balakowicz "bootm\0" \ 730991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 731991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 732991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \ 733d8ab58b2SDetlev Zundel "upd=run load update\0" \ 734*79f516bcSKim Phillips "fdtaddr=780000\0" \ 735bf0b542dSKim Phillips "fdtfile=mpc8349emds.dtb\0" \ 736991425feSMarian Balakowicz "" 737991425feSMarian Balakowicz 738bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 739bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 740bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 741bf0b542dSKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 742bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 743bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 744bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 745bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 746bf0b542dSKim Phillips 747bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 748bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 749bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 750bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 751bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 752bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 753bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 754bf0b542dSKim Phillips 755991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 756991425feSMarian Balakowicz 757991425feSMarian Balakowicz #endif /* __CONFIG_H */ 758