1991425feSMarian Balakowicz /* 22ae18241SWolfgang Denk * (C) Copyright 2006-2010 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 5991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6991425feSMarian Balakowicz * project. 7991425feSMarian Balakowicz * 8991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11991425feSMarian Balakowicz * the License, or (at your option) any later version. 12991425feSMarian Balakowicz * 13991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16991425feSMarian Balakowicz * GNU General Public License for more details. 17991425feSMarian Balakowicz * 18991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21991425feSMarian Balakowicz * MA 02111-1307 USA 22991425feSMarian Balakowicz */ 23991425feSMarian Balakowicz 24991425feSMarian Balakowicz /* 25991425feSMarian Balakowicz * mpc8349emds board configuration file 26991425feSMarian Balakowicz * 27991425feSMarian Balakowicz */ 28991425feSMarian Balakowicz 29991425feSMarian Balakowicz #ifndef __CONFIG_H 30991425feSMarian Balakowicz #define __CONFIG_H 31991425feSMarian Balakowicz 32991425feSMarian Balakowicz /* 33991425feSMarian Balakowicz * High Level Configuration Options 34991425feSMarian Balakowicz */ 35991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 360f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 372c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x family */ 38991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 39991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 40991425feSMarian Balakowicz 412ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 422ae18241SWolfgang Denk 432ae18241SWolfgang Denk #define CONFIG_PCI_66M 442ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 45991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 46991425feSMarian Balakowicz #else 47991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 48991425feSMarian Balakowicz #endif 49991425feSMarian Balakowicz 50447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 51447ad576SIra W. Snyder #define CONFIG_PCI 52447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 53447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 54447ad576SIra W. Snyder 55991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 562ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 57991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 588fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 59991425feSMarian Balakowicz #else 60991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 618fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 62991425feSMarian Balakowicz #endif 63991425feSMarian Balakowicz #endif 64991425feSMarian Balakowicz 65991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 66991425feSMarian Balakowicz 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 68991425feSMarian Balakowicz 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 72991425feSMarian Balakowicz 73991425feSMarian Balakowicz /* 74991425feSMarian Balakowicz * DDR Setup 75991425feSMarian Balakowicz */ 768d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 77d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 78991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 79991425feSMarian Balakowicz 80dc9e499cSRafal Jaworowski /* 81d4b91066SYork Sun * define CONFIG_FSL_DDR2 to use unified DDR driver 82d4b91066SYork Sun * undefine it to use old spd_sdram.c 83d4b91066SYork Sun */ 84d4b91066SYork Sun #define CONFIG_FSL_DDR2 85d4b91066SYork Sun #ifdef CONFIG_FSL_DDR2 86d4b91066SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 87d4b91066SYork Sun #define SPD_EEPROM_ADDRESS1 0x52 88d4b91066SYork Sun #define SPD_EEPROM_ADDRESS2 0x51 89d4b91066SYork Sun #define CONFIG_NUM_DDR_CONTROLLERS 1 90d4b91066SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 91d4b91066SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 92d4b91066SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 93d4b91066SYork Sun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 94d4b91066SYork Sun #endif 95d4b91066SYork Sun 96d4b91066SYork Sun /* 97dc9e499cSRafal Jaworowski * 32-bit data path mode. 98dc9e499cSRafal Jaworowski * 99dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 100dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 101dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 102dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 103dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 104dc9e499cSRafal Jaworowski * data path. 105dc9e499cSRafal Jaworowski */ 106dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 107dc9e499cSRafal Jaworowski 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 11132795ecaSJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ 11232795ecaSJoe Hershberger | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 113991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 114991425feSMarian Balakowicz 1158d172c0fSXie Xiaobo /* 1168d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 1178d172c0fSXie Xiaobo */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 1198d172c0fSXie Xiaobo 120991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 121991425feSMarian Balakowicz /* 122991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 123991425feSMarian Balakowicz */ 124991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 125991425feSMarian Balakowicz #else 126991425feSMarian Balakowicz /* 127991425feSMarian Balakowicz * Manually set up DDR parameters 128991425feSMarian Balakowicz */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1308d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1448d172c0fSXie Xiaobo #else 14532795ecaSJoe Hershberger #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN \ 14632795ecaSJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 14732795ecaSJoe Hershberger | CSCONFIG_COL_BIT_10) 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 152dc9e499cSRafal Jaworowski 153dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 154dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 15532795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 8 burst len */ 15632795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000023 157dc9e499cSRafal Jaworowski #else 158dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 15932795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 4 burst len */ 16032795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000022 161dc9e499cSRafal Jaworowski #endif 162991425feSMarian Balakowicz #endif 1638d172c0fSXie Xiaobo #endif 164991425feSMarian Balakowicz 165991425feSMarian Balakowicz /* 166991425feSMarian Balakowicz * SDRAM on the Local Bus 167991425feSMarian Balakowicz */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 170991425feSMarian Balakowicz 171991425feSMarian Balakowicz /* 172991425feSMarian Balakowicz * FLASH on the Local Bus 173991425feSMarian Balakowicz */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 17500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 180991425feSMarian Balakowicz 18132795ecaSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \ 18232795ecaSJoe Hershberger (2 << BR_PS_SHIFT) | /* 16 bit port */ \ 183991425feSMarian Balakowicz BR_V) /* valid */ 18432795ecaSJoe Hershberger #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \ 18532795ecaSJoe Hershberger | OR_UPM_XAM \ 18632795ecaSJoe Hershberger | OR_GPCM_CSNT \ 18732795ecaSJoe Hershberger | OR_GPCM_ACS_DIV2 \ 18832795ecaSJoe Hershberger | OR_GPCM_XACS \ 18932795ecaSJoe Hershberger | OR_GPCM_SCY_15 \ 19032795ecaSJoe Hershberger | OR_GPCM_TRLX \ 19132795ecaSJoe Hershberger | OR_GPCM_EHTR \ 19232795ecaSJoe Hershberger | OR_GPCM_EAD) 19332795ecaSJoe Hershberger /* window base at flash base */ 19432795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */ 196991425feSMarian Balakowicz 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 199991425feSMarian Balakowicz 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 203991425feSMarian Balakowicz 20414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 205991425feSMarian Balakowicz 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 208991425feSMarian Balakowicz #else 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 210991425feSMarian Balakowicz #endif 211991425feSMarian Balakowicz 212991425feSMarian Balakowicz /* 213991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 214991425feSMarian Balakowicz */ 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 21632795ecaSJoe Hershberger /* Access window base at BCSR base */ 21732795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 21832795ecaSJoe Hershberger /* Access window size 32K */ 21932795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E 22032795ecaSJoe Hershberger /* Port-size=8bit, MSEL=GPCM */ 22132795ecaSJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 223991425feSMarian Balakowicz 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 22532795ecaSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ 226553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 227991425feSMarian Balakowicz 22832795ecaSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 22932795ecaSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 231991425feSMarian Balakowicz 2324a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 234991425feSMarian Balakowicz 235991425feSMarian Balakowicz /* 236991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 237991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 238991425feSMarian Balakowicz * External Local Bus rate is 239991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 240991425feSMarian Balakowicz */ 241c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 242c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 244991425feSMarian Balakowicz 2458d172c0fSXie Xiaobo /* 2468d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2488d172c0fSXie Xiaobo */ 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 250991425feSMarian Balakowicz 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 252991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 253991425feSMarian Balakowicz /* 254991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 256991425feSMarian Balakowicz * 257991425feSMarian Balakowicz * For BR2, need: 258991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 259991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 260991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 261991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 262991425feSMarian Balakowicz * Valid = BR[31] = 1 263991425feSMarian Balakowicz * 264991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 265991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 266991425feSMarian Balakowicz * 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 268991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 269991425feSMarian Balakowicz */ 270991425feSMarian Balakowicz 27132795ecaSJoe Hershberger /* Port-size=32bit, MSEL=SDRAM */ 27232795ecaSJoe Hershberger #define CONFIG_SYS_BR2_PRELIM 0xF0001861 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 275991425feSMarian Balakowicz 276991425feSMarian Balakowicz /* 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 278991425feSMarian Balakowicz * 279991425feSMarian Balakowicz * For OR2, need: 280991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 281991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 282991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 283991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 284991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 285991425feSMarian Balakowicz * 286991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 287991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 288991425feSMarian Balakowicz */ 289991425feSMarian Balakowicz 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xFC006901 291991425feSMarian Balakowicz 29232795ecaSJoe Hershberger /* LB sdram refresh timer, about 6us */ 29332795ecaSJoe Hershberger #define CONFIG_SYS_LBC_LSRT 0x32000000 29432795ecaSJoe Hershberger /* LB refresh timer prescal, 266MHz/32 */ 29532795ecaSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR 0x20000000 296991425feSMarian Balakowicz 297540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ 298540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 299540dcf1cSKumar Gala | LSDMR_RFCR8 \ 300540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 301540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 302540dcf1cSKumar Gala | LSDMR_BL8 \ 303540dcf1cSKumar Gala | LSDMR_WRC3 \ 30432795ecaSJoe Hershberger | LSDMR_CL3) 305991425feSMarian Balakowicz 306991425feSMarian Balakowicz /* 307991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 308991425feSMarian Balakowicz */ 309540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 310540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 311540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 312540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 313540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 314991425feSMarian Balakowicz #endif 315991425feSMarian Balakowicz 316991425feSMarian Balakowicz /* 317991425feSMarian Balakowicz * Serial Port 318991425feSMarian Balakowicz */ 319991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 324991425feSMarian Balakowicz 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 326991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 327991425feSMarian Balakowicz 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 330991425feSMarian Balakowicz 33122d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 332a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 333991425feSMarian Balakowicz /* Use the HUSH parser */ 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 337991425feSMarian Balakowicz #endif 338991425feSMarian Balakowicz 339bf0b542dSKim Phillips /* pass open firmware flat tree */ 34035cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 341bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3425b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 343bf0b542dSKim Phillips 344991425feSMarian Balakowicz /* I2C */ 345991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 346991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 347be5e6181STimur Tabi #define CONFIG_FSL_I2C 348b24f119dSBen Warren #define CONFIG_I2C_MULTI_BUS 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */ 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 354991425feSMarian Balakowicz 35580ddd226SBen Warren /* SPI */ 3568931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 35780ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 35880ddd226SBen Warren 35980ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 36380ddd226SBen Warren 364991425feSMarian Balakowicz /* TSEC */ 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 369991425feSMarian Balakowicz 3708fe9bf61SKumar Gala /* USB */ 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 372991425feSMarian Balakowicz 373991425feSMarian Balakowicz /* 374991425feSMarian Balakowicz * General PCI 375991425feSMarian Balakowicz * Addresses are mapped 1-1. 376991425feSMarian Balakowicz */ 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 386991425feSMarian Balakowicz 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 396991425feSMarian Balakowicz 397991425feSMarian Balakowicz #if defined(CONFIG_PCI) 398991425feSMarian Balakowicz 3998fe9bf61SKumar Gala #define PCI_ONE_PCI1 400991425feSMarian Balakowicz #if defined(PCI_64BIT) 401991425feSMarian Balakowicz #undef PCI_ALL_PCI1 402991425feSMarian Balakowicz #undef PCI_TWO_PCI1 403991425feSMarian Balakowicz #undef PCI_ONE_PCI1 404991425feSMarian Balakowicz #endif 405991425feSMarian Balakowicz 406991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 407162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 408991425feSMarian Balakowicz 409991425feSMarian Balakowicz #undef CONFIG_EEPRO100 410991425feSMarian Balakowicz #undef CONFIG_TULIP 411991425feSMarian Balakowicz 412991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 413991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 414991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 415991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 416991425feSMarian Balakowicz #endif 417991425feSMarian Balakowicz 418991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 420991425feSMarian Balakowicz 421991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 422991425feSMarian Balakowicz 423991425feSMarian Balakowicz /* 424991425feSMarian Balakowicz * TSEC configuration 425991425feSMarian Balakowicz */ 426991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 427991425feSMarian Balakowicz 428991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 429991425feSMarian Balakowicz 430991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 431255a3577SKim Phillips #define CONFIG_TSEC1 1 432255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 433255a3577SKim Phillips #define CONFIG_TSEC2 1 434255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 435991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 436991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 437991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 438991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4393a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4403a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 441991425feSMarian Balakowicz 442991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 443991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 444991425feSMarian Balakowicz 445991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 446991425feSMarian Balakowicz 447991425feSMarian Balakowicz /* 448991425feSMarian Balakowicz * Configure on-board RTC 449991425feSMarian Balakowicz */ 450991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 452991425feSMarian Balakowicz 453991425feSMarian Balakowicz /* 454991425feSMarian Balakowicz * Environment 455991425feSMarian Balakowicz */ 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4575a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 45832795ecaSJoe Hershberger #define CONFIG_ENV_ADDR \ 45932795ecaSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4600e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4610e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 462991425feSMarian Balakowicz 463991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4640e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4650e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 466991425feSMarian Balakowicz 467991425feSMarian Balakowicz #else 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 46993f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4710e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 472991425feSMarian Balakowicz #endif 473991425feSMarian Balakowicz 474991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 476991425feSMarian Balakowicz 4778ea5499aSJon Loeliger 4788ea5499aSJon Loeliger /* 479659e2f67SJon Loeliger * BOOTP options 480659e2f67SJon Loeliger */ 481659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 482659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 483659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 484659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 485659e2f67SJon Loeliger 486659e2f67SJon Loeliger 487659e2f67SJon Loeliger /* 4888ea5499aSJon Loeliger * Command line configuration. 4898ea5499aSJon Loeliger */ 4908ea5499aSJon Loeliger #include <config_cmd_default.h> 4918ea5499aSJon Loeliger 4928ea5499aSJon Loeliger #define CONFIG_CMD_PING 4938ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4948ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4958ea5499aSJon Loeliger #define CONFIG_CMD_MII 4968ea5499aSJon Loeliger 497991425feSMarian Balakowicz #if defined(CONFIG_PCI) 4988ea5499aSJon Loeliger #define CONFIG_CMD_PCI 499991425feSMarian Balakowicz #endif 500991425feSMarian Balakowicz 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 502bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 5038ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 5048ea5499aSJon Loeliger #endif 5058ea5499aSJon Loeliger 506991425feSMarian Balakowicz 507991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 508991425feSMarian Balakowicz 509991425feSMarian Balakowicz /* 510991425feSMarian Balakowicz * Miscellaneous configurable options 511991425feSMarian Balakowicz */ 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 515991425feSMarian Balakowicz 5168ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 518991425feSMarian Balakowicz #else 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 520991425feSMarian Balakowicz #endif 521991425feSMarian Balakowicz 52232795ecaSJoe Hershberger /* Print Buffer Size */ 52332795ecaSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 52532795ecaSJoe Hershberger /* Boot Argument Buffer Size */ 52632795ecaSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 528991425feSMarian Balakowicz 529991425feSMarian Balakowicz /* 530991425feSMarian Balakowicz * For booting Linux, the board info and command line data 5319f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 532991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 533991425feSMarian Balakowicz */ 53432795ecaSJoe Hershberger /* Initial Memory map for Linux*/ 53532795ecaSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 536991425feSMarian Balakowicz 5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 538991425feSMarian Balakowicz 539991425feSMarian Balakowicz #if 1 /*528/264*/ 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 541991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 542991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5438fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 544991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 545991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 546991425feSMarian Balakowicz #elif 0 /*396/132*/ 5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 548991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 549991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5508fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 551991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 552991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 553991425feSMarian Balakowicz #elif 0 /*264/132*/ 5546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 555991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 556991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5578fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 558991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 559991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 560991425feSMarian Balakowicz #elif 0 /*132/132*/ 5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 562991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 563991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5648fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 565991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 566991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 567991425feSMarian Balakowicz #elif 0 /*264/264 */ 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 569991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 570991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5718fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 572991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 573991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 574991425feSMarian Balakowicz #endif 575991425feSMarian Balakowicz 576447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 578447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 579447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 580447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 581447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 582447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 583447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 584447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 585447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 586447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 587447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 588447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII) 589447ad576SIra W. Snyder #else 590991425feSMarian Balakowicz #if defined(PCI_64BIT) 5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 592991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 593991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 594991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 595991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 596991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 597991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 598991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 599991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 600991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 601991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 602991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 603991425feSMarian Balakowicz #else 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 605991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 606991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 607991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 608991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 609991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 610991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 611991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 612991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 613991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 614991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 615991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 616447ad576SIra W. Snyder #endif /* PCI_64BIT */ 617447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 618991425feSMarian Balakowicz 619a5fe514eSLee Nipper /* 620a5fe514eSLee Nipper * System performance 621a5fe514eSLee Nipper */ 6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 6246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 6256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 6266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 6276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 628a5fe514eSLee Nipper 629991425feSMarian Balakowicz /* System IO Config */ 6303c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 632991425feSMarian Balakowicz 6336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 63432795ecaSJoe Hershberger #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 63532795ecaSJoe Hershberger | HID0_ENABLE_INSTRUCTION_CACHE) 636991425feSMarian Balakowicz 6376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 638991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 639991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 640991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST) */ 641991425feSMarian Balakowicz 642991425feSMarian Balakowicz 6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 64431d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 645991425feSMarian Balakowicz 646991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 64732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 648*72cd4087SJoe Hershberger | BATL_PP_RW \ 64932795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 65032795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 65132795ecaSJoe Hershberger | BATU_BL_256M \ 65232795ecaSJoe Hershberger | BATU_VS \ 65332795ecaSJoe Hershberger | BATU_VP) 654991425feSMarian Balakowicz 655991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 656991425feSMarian Balakowicz #ifdef CONFIG_PCI 65732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 658*72cd4087SJoe Hershberger | BATL_PP_RW \ 65932795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 66032795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 66132795ecaSJoe Hershberger | BATU_BL_256M \ 66232795ecaSJoe Hershberger | BATU_VS \ 66332795ecaSJoe Hershberger | BATU_VP) 66432795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 665*72cd4087SJoe Hershberger | BATL_PP_RW \ 66632795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 66732795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 66832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 66932795ecaSJoe Hershberger | BATU_BL_256M \ 67032795ecaSJoe Hershberger | BATU_VS \ 67132795ecaSJoe Hershberger | BATU_VP) 672991425feSMarian Balakowicz #else 6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 677991425feSMarian Balakowicz #endif 678991425feSMarian Balakowicz 6798fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 68032795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 681*72cd4087SJoe Hershberger | BATL_PP_RW \ 68232795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 68332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 68432795ecaSJoe Hershberger | BATU_BL_256M \ 68532795ecaSJoe Hershberger | BATU_VS \ 68632795ecaSJoe Hershberger | BATU_VP) 68732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 688*72cd4087SJoe Hershberger | BATL_PP_RW \ 68932795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 69032795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 69132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 69232795ecaSJoe Hershberger | BATU_BL_256M \ 69332795ecaSJoe Hershberger | BATU_VS \ 69432795ecaSJoe Hershberger | BATU_VP) 6958fe9bf61SKumar Gala #else 6966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 7008fe9bf61SKumar Gala #endif 701991425feSMarian Balakowicz 7028fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 70332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 704*72cd4087SJoe Hershberger | BATL_PP_RW \ 70532795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 70632795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 70732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 70832795ecaSJoe Hershberger | BATU_BL_256M \ 70932795ecaSJoe Hershberger | BATU_VS \ 71032795ecaSJoe Hershberger | BATU_VP) 711991425feSMarian Balakowicz 7128fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 71332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6L (0xF0000000 \ 714*72cd4087SJoe Hershberger | BATL_PP_RW \ 715*72cd4087SJoe Hershberger | BATL_MEMCOHERENCE \ 716*72cd4087SJoe Hershberger | BATL_GUARDEDSTORAGE) 71732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6U (0xF0000000 \ 71832795ecaSJoe Hershberger | BATU_BL_256M \ 71932795ecaSJoe Hershberger | BATU_VS \ 72032795ecaSJoe Hershberger | BATU_VP) 721991425feSMarian Balakowicz 7226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 7236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 724991425feSMarian Balakowicz 7256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 7266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 7276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 7286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 7296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 7306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 7316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 7326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 7336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 7346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 7356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 7366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 7376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 7386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 7396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 7406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 741991425feSMarian Balakowicz 7428ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 743991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 744991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 745991425feSMarian Balakowicz #endif 746991425feSMarian Balakowicz 747991425feSMarian Balakowicz /* 748991425feSMarian Balakowicz * Environment Configuration 749991425feSMarian Balakowicz */ 750991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 751991425feSMarian Balakowicz 752991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 753991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 75410327dc5SAndy Fleming #define CONFIG_HAS_ETH0 755991425feSMarian Balakowicz #endif 756991425feSMarian Balakowicz 757991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 7588b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot/rootfs" 759b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 760991425feSMarian Balakowicz 76179f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 762991425feSMarian Balakowicz 763991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 764991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 765991425feSMarian Balakowicz 766991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 767991425feSMarian Balakowicz 768991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 76932bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 770991425feSMarian Balakowicz "echo" 771991425feSMarian Balakowicz 772991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 773991425feSMarian Balakowicz "netdev=eth0\0" \ 774991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 775991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 776991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 777991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 778991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 779991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 780991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 781991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 782991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 783991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 784991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 785991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 786991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 787991425feSMarian Balakowicz "bootm\0" \ 788991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 789991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 790991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ 791d8ab58b2SDetlev Zundel "upd=run load update\0" \ 79279f516bcSKim Phillips "fdtaddr=780000\0" \ 793cc861f71SKim Phillips "fdtfile=mpc834x_mds.dtb\0" \ 794991425feSMarian Balakowicz "" 795991425feSMarian Balakowicz 796bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 797bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 798bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 79932795ecaSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 80032795ecaSJoe Hershberger "$netdev:off " \ 801bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 802bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 803bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 804bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 805bf0b542dSKim Phillips 806bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 807bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 808bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 809bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 810bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 811bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 812bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 813bf0b542dSKim Phillips 814991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 815991425feSMarian Balakowicz 816991425feSMarian Balakowicz #endif /* __CONFIG_H */ 817