1991425feSMarian Balakowicz /* 2991425feSMarian Balakowicz * (C) Copyright 2006 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 5991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6991425feSMarian Balakowicz * project. 7991425feSMarian Balakowicz * 8991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11991425feSMarian Balakowicz * the License, or (at your option) any later version. 12991425feSMarian Balakowicz * 13991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16991425feSMarian Balakowicz * GNU General Public License for more details. 17991425feSMarian Balakowicz * 18991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21991425feSMarian Balakowicz * MA 02111-1307 USA 22991425feSMarian Balakowicz */ 23991425feSMarian Balakowicz 24991425feSMarian Balakowicz /* 25991425feSMarian Balakowicz * mpc8349emds board configuration file 26991425feSMarian Balakowicz * 27991425feSMarian Balakowicz */ 28991425feSMarian Balakowicz 29991425feSMarian Balakowicz #ifndef __CONFIG_H 30991425feSMarian Balakowicz #define __CONFIG_H 31991425feSMarian Balakowicz 32991425feSMarian Balakowicz /* 33991425feSMarian Balakowicz * High Level Configuration Options 34991425feSMarian Balakowicz */ 35991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 36bf0b542dSKim Phillips #define CONFIG_MPC83XX 1 /* MPC83XX family */ 37b24f119dSBen Warren #define CONFIG_MPC834X 1 /* MPC834X family */ 38991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 39991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 40991425feSMarian Balakowicz 41991425feSMarian Balakowicz #undef CONFIG_PCI 428fe9bf61SKumar Gala #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 43991425feSMarian Balakowicz 44991425feSMarian Balakowicz #define PCI_66M 45991425feSMarian Balakowicz #ifdef PCI_66M 46991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 47991425feSMarian Balakowicz #else 48991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 49991425feSMarian Balakowicz #endif 50991425feSMarian Balakowicz 51447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 52447ad576SIra W. Snyder #define CONFIG_PCI 53447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 54447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 55447ad576SIra W. Snyder 56991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 57991425feSMarian Balakowicz #ifdef PCI_66M 58991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 598fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 60991425feSMarian Balakowicz #else 61991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 628fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 63991425feSMarian Balakowicz #endif 64991425feSMarian Balakowicz #endif 65991425feSMarian Balakowicz 66991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 67991425feSMarian Balakowicz 68*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 69991425feSMarian Balakowicz 70*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 71*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 72*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 73991425feSMarian Balakowicz 74991425feSMarian Balakowicz /* 75991425feSMarian Balakowicz * DDR Setup 76991425feSMarian Balakowicz */ 778d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 78d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 79991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 80991425feSMarian Balakowicz 81dc9e499cSRafal Jaworowski /* 82dc9e499cSRafal Jaworowski * 32-bit data path mode. 83dc9e499cSRafal Jaworowski * 84dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 85dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 86dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 87dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 88dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 89dc9e499cSRafal Jaworowski * data path. 90dc9e499cSRafal Jaworowski */ 91dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 92dc9e499cSRafal Jaworowski 93*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 94*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 95*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 96*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 978d172c0fSXie Xiaobo DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 98991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 99991425feSMarian Balakowicz 1008d172c0fSXie Xiaobo /* 1018d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 1028d172c0fSXie Xiaobo */ 103*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 1048d172c0fSXie Xiaobo 105991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 106991425feSMarian Balakowicz /* 107991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 108991425feSMarian Balakowicz */ 109991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 110991425feSMarian Balakowicz #else 111991425feSMarian Balakowicz /* 112991425feSMarian Balakowicz * Manually set up DDR parameters 113991425feSMarian Balakowicz */ 114*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1158d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 116*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 117*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 118*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 119*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 120*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 121*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 122*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 123*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 124*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 125*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 126*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 127*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 128*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1298d172c0fSXie Xiaobo #else 130*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 131*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 132*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 133*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 134*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 135dc9e499cSRafal Jaworowski 136dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 137dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 138*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */ 139dc9e499cSRafal Jaworowski #else 140dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 141*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */ 142dc9e499cSRafal Jaworowski #endif 143991425feSMarian Balakowicz #endif 1448d172c0fSXie Xiaobo #endif 145991425feSMarian Balakowicz 146991425feSMarian Balakowicz /* 147991425feSMarian Balakowicz * SDRAM on the Local Bus 148991425feSMarian Balakowicz */ 149*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 150*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 151991425feSMarian Balakowicz 152991425feSMarian Balakowicz /* 153991425feSMarian Balakowicz * FLASH on the Local Bus 154991425feSMarian Balakowicz */ 155*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 15600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 157*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 158*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 159*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 160*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 161991425feSMarian Balakowicz 162*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \ 1638d172c0fSXie Xiaobo (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 164991425feSMarian Balakowicz BR_V) /* valid */ 165*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \ 166f9023afbSAnton Vorontsov OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 1678d172c0fSXie Xiaobo OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 168*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */ 169*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */ 170991425feSMarian Balakowicz 171*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 172*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 173991425feSMarian Balakowicz 174*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 175*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 176*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 177991425feSMarian Balakowicz 178*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MID_FLASH_JUMP 0x7F000000 179*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 180991425feSMarian Balakowicz 181*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 182*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 183991425feSMarian Balakowicz #else 184*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 185991425feSMarian Balakowicz #endif 186991425feSMarian Balakowicz 187991425feSMarian Balakowicz /* 188991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 189991425feSMarian Balakowicz */ 190*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 191*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */ 192*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 193*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */ 194*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 195991425feSMarian Balakowicz 196991425feSMarian Balakowicz #define CONFIG_L1_INIT_RAM 197*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 198*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 199*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 200991425feSMarian Balakowicz 201*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 202*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 203*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 204991425feSMarian Balakowicz 205*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 206*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 207991425feSMarian Balakowicz 208991425feSMarian Balakowicz /* 209991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 210991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 211991425feSMarian Balakowicz * External Local Bus rate is 212991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 213991425feSMarian Balakowicz */ 214*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 215*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 216991425feSMarian Balakowicz 2178d172c0fSXie Xiaobo /* 2188d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 219*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2208d172c0fSXie Xiaobo */ 221*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 222991425feSMarian Balakowicz 223*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 224991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 225991425feSMarian Balakowicz /* 226991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 227*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 228991425feSMarian Balakowicz * 229991425feSMarian Balakowicz * For BR2, need: 230991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 231991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 232991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 233991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 234991425feSMarian Balakowicz * Valid = BR[31] = 1 235991425feSMarian Balakowicz * 236991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 237991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 238991425feSMarian Balakowicz * 239*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 240991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 241991425feSMarian Balakowicz */ 242991425feSMarian Balakowicz 243*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 244*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000 245*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 246991425feSMarian Balakowicz 247991425feSMarian Balakowicz /* 248*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 249991425feSMarian Balakowicz * 250991425feSMarian Balakowicz * For OR2, need: 251991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 252991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 253991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 254991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 255991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 256991425feSMarian Balakowicz * 257991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 258991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 259991425feSMarian Balakowicz */ 260991425feSMarian Balakowicz 261*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xFC006901 262991425feSMarian Balakowicz 263*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 264*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 265991425feSMarian Balakowicz 266991425feSMarian Balakowicz /* 267991425feSMarian Balakowicz * LSDMR masks 268991425feSMarian Balakowicz */ 269*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1)) 270*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 271*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 272*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 273*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR8 (5 << (31 - 16)) 274*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 275*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 276*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT6 (5 << (31 - 19)) 277*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 278*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 279*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 280*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 281*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23)) 282*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC2 (2 << (31 - 27)) 283*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC3 (3 << (31 - 27)) 284*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27)) 285*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 286*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31)) 287991425feSMarian Balakowicz 288*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 289*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 290*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 291*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 292*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 293*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 294*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 295*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 296991425feSMarian Balakowicz 297*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFEN \ 298*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_BSMA1516 \ 299*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_RFCR8 \ 300*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_PRETOACT6 \ 301*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_ACTTORW3 \ 302*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_BL8 \ 303*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_WRC3 \ 304*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_CL3 \ 305991425feSMarian Balakowicz ) 306991425feSMarian Balakowicz 307991425feSMarian Balakowicz /* 308991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 309991425feSMarian Balakowicz */ 310*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_1 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 311*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_PCHALL) 312*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_2 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 313*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) 314*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_3 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 315*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) 316*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_4 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 317*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_MRW) 318*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_5 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 319*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_NORMAL) 320991425feSMarian Balakowicz #endif 321991425feSMarian Balakowicz 322991425feSMarian Balakowicz /* 323991425feSMarian Balakowicz * Serial Port 324991425feSMarian Balakowicz */ 325991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 326991425feSMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 327*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 328*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 329*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 330*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 331991425feSMarian Balakowicz 332*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 333991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 334991425feSMarian Balakowicz 335*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 336*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 337991425feSMarian Balakowicz 33822d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 339991425feSMarian Balakowicz /* Use the HUSH parser */ 340*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 341*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 342*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 343991425feSMarian Balakowicz #endif 344991425feSMarian Balakowicz 345bf0b542dSKim Phillips /* pass open firmware flat tree */ 34635cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 347bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3485b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 349bf0b542dSKim Phillips 350991425feSMarian Balakowicz /* I2C */ 351991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 352991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 353be5e6181STimur Tabi #define CONFIG_FSL_I2C 354b24f119dSBen Warren #define CONFIG_I2C_MULTI_BUS 355b24f119dSBen Warren #define CONFIG_I2C_CMD_TREE 356*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 357*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 358*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 359*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 360*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 361991425feSMarian Balakowicz 36280ddd226SBen Warren /* SPI */ 3638931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 36480ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 36580ddd226SBen Warren 36680ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 367*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 368*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 369*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 37080ddd226SBen Warren 371991425feSMarian Balakowicz /* TSEC */ 372*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 373*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 374*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 375*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 376991425feSMarian Balakowicz 3778fe9bf61SKumar Gala /* USB */ 378*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 379991425feSMarian Balakowicz 380991425feSMarian Balakowicz /* 381991425feSMarian Balakowicz * General PCI 382991425feSMarian Balakowicz * Addresses are mapped 1-1. 383991425feSMarian Balakowicz */ 384*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 385*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 386*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 387*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 388*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 389*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 390*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 391*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 392*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 393991425feSMarian Balakowicz 394*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 395*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 396*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 397*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 398*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 399*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 400*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 401*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 402*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 403991425feSMarian Balakowicz 404991425feSMarian Balakowicz #if defined(CONFIG_PCI) 405991425feSMarian Balakowicz 4068fe9bf61SKumar Gala #define PCI_ONE_PCI1 407991425feSMarian Balakowicz #if defined(PCI_64BIT) 408991425feSMarian Balakowicz #undef PCI_ALL_PCI1 409991425feSMarian Balakowicz #undef PCI_TWO_PCI1 410991425feSMarian Balakowicz #undef PCI_ONE_PCI1 411991425feSMarian Balakowicz #endif 412991425feSMarian Balakowicz 413991425feSMarian Balakowicz #define CONFIG_NET_MULTI 414991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 415162338e1SIra W. Snyder #define CONFIG_83XX_GENERIC_PCI 416162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 417991425feSMarian Balakowicz 418991425feSMarian Balakowicz #undef CONFIG_EEPRO100 419991425feSMarian Balakowicz #undef CONFIG_TULIP 420991425feSMarian Balakowicz 421991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 422991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 423991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 424991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 425991425feSMarian Balakowicz #endif 426991425feSMarian Balakowicz 427991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 428*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 429991425feSMarian Balakowicz 430991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 431991425feSMarian Balakowicz 432991425feSMarian Balakowicz /* 433991425feSMarian Balakowicz * TSEC configuration 434991425feSMarian Balakowicz */ 435991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 436991425feSMarian Balakowicz 437991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 438991425feSMarian Balakowicz #ifndef CONFIG_NET_MULTI 439991425feSMarian Balakowicz #define CONFIG_NET_MULTI 1 440991425feSMarian Balakowicz #endif 441991425feSMarian Balakowicz 442991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 443255a3577SKim Phillips #define CONFIG_TSEC1 1 444255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 445255a3577SKim Phillips #define CONFIG_TSEC2 1 446255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 447991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 448991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 449991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 450991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4513a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4523a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 453991425feSMarian Balakowicz 454991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 455991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 456991425feSMarian Balakowicz 457991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 458991425feSMarian Balakowicz 459991425feSMarian Balakowicz /* 460991425feSMarian Balakowicz * Configure on-board RTC 461991425feSMarian Balakowicz */ 462991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 463*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 464991425feSMarian Balakowicz 465991425feSMarian Balakowicz /* 466991425feSMarian Balakowicz * Environment 467991425feSMarian Balakowicz */ 468*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4695a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 470*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4710e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4720e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 473991425feSMarian Balakowicz 474991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4750e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4760e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 477991425feSMarian Balakowicz 478991425feSMarian Balakowicz #else 479*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 48093f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 481*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4820e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 483991425feSMarian Balakowicz #endif 484991425feSMarian Balakowicz 485991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 486*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 487991425feSMarian Balakowicz 4888ea5499aSJon Loeliger 4898ea5499aSJon Loeliger /* 490659e2f67SJon Loeliger * BOOTP options 491659e2f67SJon Loeliger */ 492659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 493659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 494659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 495659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 496659e2f67SJon Loeliger 497659e2f67SJon Loeliger 498659e2f67SJon Loeliger /* 4998ea5499aSJon Loeliger * Command line configuration. 5008ea5499aSJon Loeliger */ 5018ea5499aSJon Loeliger #include <config_cmd_default.h> 5028ea5499aSJon Loeliger 5038ea5499aSJon Loeliger #define CONFIG_CMD_PING 5048ea5499aSJon Loeliger #define CONFIG_CMD_I2C 5058ea5499aSJon Loeliger #define CONFIG_CMD_DATE 5068ea5499aSJon Loeliger #define CONFIG_CMD_MII 5078ea5499aSJon Loeliger 508991425feSMarian Balakowicz #if defined(CONFIG_PCI) 5098ea5499aSJon Loeliger #define CONFIG_CMD_PCI 510991425feSMarian Balakowicz #endif 511991425feSMarian Balakowicz 512*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 5138ea5499aSJon Loeliger #undef CONFIG_CMD_ENV 5148ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 5158ea5499aSJon Loeliger #endif 5168ea5499aSJon Loeliger 517991425feSMarian Balakowicz 518991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 519991425feSMarian Balakowicz 520991425feSMarian Balakowicz /* 521991425feSMarian Balakowicz * Miscellaneous configurable options 522991425feSMarian Balakowicz */ 523*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 524*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 525*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 526991425feSMarian Balakowicz 5278ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 528*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 529991425feSMarian Balakowicz #else 530*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 531991425feSMarian Balakowicz #endif 532991425feSMarian Balakowicz 533*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 534*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 535*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 536*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 537991425feSMarian Balakowicz 538991425feSMarian Balakowicz /* 539991425feSMarian Balakowicz * For booting Linux, the board info and command line data 540991425feSMarian Balakowicz * have to be in the first 8 MB of memory, since this is 541991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 542991425feSMarian Balakowicz */ 543*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 544991425feSMarian Balakowicz 545*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 546991425feSMarian Balakowicz 547991425feSMarian Balakowicz #if 1 /*528/264*/ 548*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 549991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 550991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5518fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 552991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 553991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 554991425feSMarian Balakowicz #elif 0 /*396/132*/ 555*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 556991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 557991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5588fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 559991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 560991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 561991425feSMarian Balakowicz #elif 0 /*264/132*/ 562*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 563991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 564991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5658fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 566991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 567991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 568991425feSMarian Balakowicz #elif 0 /*132/132*/ 569*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 570991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 571991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5728fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 573991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 574991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 575991425feSMarian Balakowicz #elif 0 /*264/264 */ 576*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 577991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 578991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5798fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 580991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 581991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 582991425feSMarian Balakowicz #endif 583991425feSMarian Balakowicz 584447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 585*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 586447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 587447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 588447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 589447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 590447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 591447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 592447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 593447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 594447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 595447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 596447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII ) 597447ad576SIra W. Snyder #else 598991425feSMarian Balakowicz #if defined(PCI_64BIT) 599*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 600991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 601991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 602991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 603991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 604991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 605991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 606991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 607991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 608991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 609991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 610991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 611991425feSMarian Balakowicz #else 612*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 613991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 614991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 615991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 616991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 617991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 618991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 619991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 620991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 621991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 622991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 623991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 624447ad576SIra W. Snyder #endif /* PCI_64BIT */ 625447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 626991425feSMarian Balakowicz 627a5fe514eSLee Nipper /* 628a5fe514eSLee Nipper * System performance 629a5fe514eSLee Nipper */ 630*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 631*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 632*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 633*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 634*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 635*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 636a5fe514eSLee Nipper 637991425feSMarian Balakowicz /* System IO Config */ 638*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH SICRH_TSOBI1 639*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 640991425feSMarian Balakowicz 641*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 642*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 643991425feSMarian Balakowicz 644*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 645991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 646991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 647991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST ) */ 648991425feSMarian Balakowicz 649991425feSMarian Balakowicz 650*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 65131d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 652991425feSMarian Balakowicz 653991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 654*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 655*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 656991425feSMarian Balakowicz 657991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 658991425feSMarian Balakowicz #ifdef CONFIG_PCI 659*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 660*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 661*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 662*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 663991425feSMarian Balakowicz #else 664*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 665*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 666*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 667*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 668991425feSMarian Balakowicz #endif 669991425feSMarian Balakowicz 6708fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 671*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 672*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 673*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 674*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6758fe9bf61SKumar Gala #else 676*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 677*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 678*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 679*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6808fe9bf61SKumar Gala #endif 681991425feSMarian Balakowicz 6828fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 683*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 684*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP) 685991425feSMarian Balakowicz 6868fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 687*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 688*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 689991425feSMarian Balakowicz 690*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 691*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 692991425feSMarian Balakowicz 693*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 694*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 695*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 696*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 697*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 698*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 699*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 700*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 701*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 702*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 703*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 704*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 705*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 706*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 707*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 708*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 709991425feSMarian Balakowicz 710991425feSMarian Balakowicz /* 711991425feSMarian Balakowicz * Internal Definitions 712991425feSMarian Balakowicz * 713991425feSMarian Balakowicz * Boot Flags 714991425feSMarian Balakowicz */ 715991425feSMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 716991425feSMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 717991425feSMarian Balakowicz 7188ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 719991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 720991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 721991425feSMarian Balakowicz #endif 722991425feSMarian Balakowicz 723991425feSMarian Balakowicz /* 724991425feSMarian Balakowicz * Environment Configuration 725991425feSMarian Balakowicz */ 726991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 727991425feSMarian Balakowicz 728991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 729991425feSMarian Balakowicz #define CONFIG_ETHADDR 00:04:9f:ef:23:33 730991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 73110327dc5SAndy Fleming #define CONFIG_HAS_ETH0 732991425feSMarian Balakowicz #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21 733991425feSMarian Balakowicz #endif 734991425feSMarian Balakowicz 735bf0b542dSKim Phillips #define CONFIG_IPADDR 192.168.1.253 736991425feSMarian Balakowicz 737991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 738bf0b542dSKim Phillips #define CONFIG_ROOTPATH /nfsroot/rootfs 739bf0b542dSKim Phillips #define CONFIG_BOOTFILE uImage 740991425feSMarian Balakowicz 741991425feSMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 742991425feSMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 743991425feSMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 744991425feSMarian Balakowicz 745b2115757SKim Phillips #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */ 746991425feSMarian Balakowicz 747991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 748991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 749991425feSMarian Balakowicz 750991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 751991425feSMarian Balakowicz 752991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 75332bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 754991425feSMarian Balakowicz "echo" 755991425feSMarian Balakowicz 756991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 757991425feSMarian Balakowicz "netdev=eth0\0" \ 758991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 759991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 760991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 761991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 762991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 763991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 764991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 765991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 766991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 767991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 768991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 769991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 770991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 771991425feSMarian Balakowicz "bootm\0" \ 772991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 773991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 774991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \ 775d8ab58b2SDetlev Zundel "upd=run load update\0" \ 776bf0b542dSKim Phillips "fdtaddr=400000\0" \ 777bf0b542dSKim Phillips "fdtfile=mpc8349emds.dtb\0" \ 778991425feSMarian Balakowicz "" 779991425feSMarian Balakowicz 780bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 781bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 782bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 783bf0b542dSKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 784bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 785bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 786bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 787bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 788bf0b542dSKim Phillips 789bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 790bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 791bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 792bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 793bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 794bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 795bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 796bf0b542dSKim Phillips 797991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 798991425feSMarian Balakowicz 799991425feSMarian Balakowicz #endif /* __CONFIG_H */ 800