1991425feSMarian Balakowicz /* 22ae18241SWolfgang Denk * (C) Copyright 2006-2010 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6991425feSMarian Balakowicz */ 7991425feSMarian Balakowicz 8991425feSMarian Balakowicz /* 9991425feSMarian Balakowicz * mpc8349emds board configuration file 10991425feSMarian Balakowicz * 11991425feSMarian Balakowicz */ 12991425feSMarian Balakowicz 13991425feSMarian Balakowicz #ifndef __CONFIG_H 14991425feSMarian Balakowicz #define __CONFIG_H 15991425feSMarian Balakowicz 16991425feSMarian Balakowicz /* 17991425feSMarian Balakowicz * High Level Configuration Options 18991425feSMarian Balakowicz */ 19991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 200f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 212c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x family */ 22991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 23991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 24991425feSMarian Balakowicz 252ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 262ae18241SWolfgang Denk 272ae18241SWolfgang Denk #define CONFIG_PCI_66M 282ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 29991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 30991425feSMarian Balakowicz #else 31991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 32991425feSMarian Balakowicz #endif 33991425feSMarian Balakowicz 34447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 35447ad576SIra W. Snyder #define CONFIG_PCI 36447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 37447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 38447ad576SIra W. Snyder 39991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 402ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 41991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 428fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 43991425feSMarian Balakowicz #else 44991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 458fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 46991425feSMarian Balakowicz #endif 47991425feSMarian Balakowicz #endif 48991425feSMarian Balakowicz 49991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 50991425feSMarian Balakowicz 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 52991425feSMarian Balakowicz 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 56991425feSMarian Balakowicz 57991425feSMarian Balakowicz /* 58991425feSMarian Balakowicz * DDR Setup 59991425feSMarian Balakowicz */ 608d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 61d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 62991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 63991425feSMarian Balakowicz 64dc9e499cSRafal Jaworowski /* 65*5614e71bSYork Sun * define CONFIG_SYS_FSL_DDR2 to use unified DDR driver 66d4b91066SYork Sun * undefine it to use old spd_sdram.c 67d4b91066SYork Sun */ 68*5614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2 69*5614e71bSYork Sun #ifdef CONFIG_SYS_FSL_DDR2 70d4b91066SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 71d4b91066SYork Sun #define SPD_EEPROM_ADDRESS1 0x52 72d4b91066SYork Sun #define SPD_EEPROM_ADDRESS2 0x51 73d4b91066SYork Sun #define CONFIG_NUM_DDR_CONTROLLERS 1 74d4b91066SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 75d4b91066SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 76d4b91066SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 77d4b91066SYork Sun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 78d4b91066SYork Sun #endif 79d4b91066SYork Sun 80d4b91066SYork Sun /* 81dc9e499cSRafal Jaworowski * 32-bit data path mode. 82dc9e499cSRafal Jaworowski * 83dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 84dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 85dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 86dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 87dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 88dc9e499cSRafal Jaworowski * data path. 89dc9e499cSRafal Jaworowski */ 90dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 91dc9e499cSRafal Jaworowski 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 9532795ecaSJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ 9632795ecaSJoe Hershberger | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 97991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 98991425feSMarian Balakowicz 998d172c0fSXie Xiaobo /* 1008d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 1018d172c0fSXie Xiaobo */ 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 1038d172c0fSXie Xiaobo 104991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 105991425feSMarian Balakowicz /* 106991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 107991425feSMarian Balakowicz */ 108991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 109991425feSMarian Balakowicz #else 110991425feSMarian Balakowicz /* 111991425feSMarian Balakowicz * Manually set up DDR parameters 112991425feSMarian Balakowicz */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1148d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1288d172c0fSXie Xiaobo #else 1292e651b24SJoe Hershberger #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ 13032795ecaSJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 13132795ecaSJoe Hershberger | CSCONFIG_COL_BIT_10) 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 136dc9e499cSRafal Jaworowski 137dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 138dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 13932795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 8 burst len */ 14032795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000023 141dc9e499cSRafal Jaworowski #else 142dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 14332795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 4 burst len */ 14432795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000022 145dc9e499cSRafal Jaworowski #endif 146991425feSMarian Balakowicz #endif 1478d172c0fSXie Xiaobo #endif 148991425feSMarian Balakowicz 149991425feSMarian Balakowicz /* 150991425feSMarian Balakowicz * SDRAM on the Local Bus 151991425feSMarian Balakowicz */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 154991425feSMarian Balakowicz 155991425feSMarian Balakowicz /* 156991425feSMarian Balakowicz * FLASH on the Local Bus 157991425feSMarian Balakowicz */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 15900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 164991425feSMarian Balakowicz 1657d6a0982SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 1667d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 1677d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 1687d6a0982SJoe Hershberger | BR_V) /* valid */ 1697d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 17032795ecaSJoe Hershberger | OR_UPM_XAM \ 17132795ecaSJoe Hershberger | OR_GPCM_CSNT \ 17232795ecaSJoe Hershberger | OR_GPCM_ACS_DIV2 \ 17332795ecaSJoe Hershberger | OR_GPCM_XACS \ 17432795ecaSJoe Hershberger | OR_GPCM_SCY_15 \ 1757d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 1767d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 17732795ecaSJoe Hershberger | OR_GPCM_EAD) 1787d6a0982SJoe Hershberger 17932795ecaSJoe Hershberger /* window base at flash base */ 18032795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 1817d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 182991425feSMarian Balakowicz 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 185991425feSMarian Balakowicz 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 189991425feSMarian Balakowicz 19014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 191991425feSMarian Balakowicz 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 194991425feSMarian Balakowicz #else 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 196991425feSMarian Balakowicz #endif 197991425feSMarian Balakowicz 198991425feSMarian Balakowicz /* 199991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 200991425feSMarian Balakowicz */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 20232795ecaSJoe Hershberger /* Access window base at BCSR base */ 20332795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 2047d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 2057d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 2067d6a0982SJoe Hershberger | BR_PS_8 \ 2077d6a0982SJoe Hershberger | BR_MS_GPCM \ 2087d6a0982SJoe Hershberger | BR_V) 2097d6a0982SJoe Hershberger /* 0x00000801 */ 2107d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2117d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2127d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2137d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2147d6a0982SJoe Hershberger | OR_GPCM_TRLX_CLEAR \ 2157d6a0982SJoe Hershberger | OR_GPCM_EHTR_CLEAR) 2167d6a0982SJoe Hershberger /* 0xFFFFE8F0 */ 217991425feSMarian Balakowicz 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 21932795ecaSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ 220553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 221991425feSMarian Balakowicz 22232795ecaSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 22332795ecaSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 225991425feSMarian Balakowicz 2264a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 227c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 228991425feSMarian Balakowicz 229991425feSMarian Balakowicz /* 230991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 231991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 232991425feSMarian Balakowicz * External Local Bus rate is 233991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 234991425feSMarian Balakowicz */ 235c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 236c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 238991425feSMarian Balakowicz 2398d172c0fSXie Xiaobo /* 2408d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2428d172c0fSXie Xiaobo */ 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 244991425feSMarian Balakowicz 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 246991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 247991425feSMarian Balakowicz /* 248991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 250991425feSMarian Balakowicz * 251991425feSMarian Balakowicz * For BR2, need: 252991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 253991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 254991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 255991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 256991425feSMarian Balakowicz * Valid = BR[31] = 1 257991425feSMarian Balakowicz * 258991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 259991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 260991425feSMarian Balakowicz */ 261991425feSMarian Balakowicz 2627d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ 2637d6a0982SJoe Hershberger | BR_PS_32 /* 32-bit port */ \ 2647d6a0982SJoe Hershberger | BR_MS_SDRAM /* MSEL = SDRAM */ \ 2657d6a0982SJoe Hershberger | BR_V) /* Valid */ 2667d6a0982SJoe Hershberger /* 0xF0001861 */ 2677d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 2687d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 269991425feSMarian Balakowicz 270991425feSMarian Balakowicz /* 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 272991425feSMarian Balakowicz * 273991425feSMarian Balakowicz * For OR2, need: 274991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 275991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 276991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 277991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 278991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 279991425feSMarian Balakowicz * 280991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 281991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 282991425feSMarian Balakowicz */ 283991425feSMarian Balakowicz 2847d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \ 2857d6a0982SJoe Hershberger | OR_SDRAM_XAM \ 2867d6a0982SJoe Hershberger | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ 2877d6a0982SJoe Hershberger | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ 2887d6a0982SJoe Hershberger | OR_SDRAM_EAD) 2897d6a0982SJoe Hershberger /* 0xFC006901 */ 290991425feSMarian Balakowicz 29132795ecaSJoe Hershberger /* LB sdram refresh timer, about 6us */ 29232795ecaSJoe Hershberger #define CONFIG_SYS_LBC_LSRT 0x32000000 29332795ecaSJoe Hershberger /* LB refresh timer prescal, 266MHz/32 */ 29432795ecaSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR 0x20000000 295991425feSMarian Balakowicz 296540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ 297540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 298540dcf1cSKumar Gala | LSDMR_RFCR8 \ 299540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 300540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 301540dcf1cSKumar Gala | LSDMR_BL8 \ 302540dcf1cSKumar Gala | LSDMR_WRC3 \ 30332795ecaSJoe Hershberger | LSDMR_CL3) 304991425feSMarian Balakowicz 305991425feSMarian Balakowicz /* 306991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 307991425feSMarian Balakowicz */ 308540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 309540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 310540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 311540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 312540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 313991425feSMarian Balakowicz #endif 314991425feSMarian Balakowicz 315991425feSMarian Balakowicz /* 316991425feSMarian Balakowicz * Serial Port 317991425feSMarian Balakowicz */ 318991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 323991425feSMarian Balakowicz 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 325991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 326991425feSMarian Balakowicz 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 329991425feSMarian Balakowicz 33022d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 331a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 332991425feSMarian Balakowicz /* Use the HUSH parser */ 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 334991425feSMarian Balakowicz 335bf0b542dSKim Phillips /* pass open firmware flat tree */ 33635cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 337bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3385b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 339bf0b542dSKim Phillips 340991425feSMarian Balakowicz /* I2C */ 34100f792e0SHeiko Schocher #define CONFIG_SYS_I2C 34200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 34300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 34400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 34500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 34600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 34700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 34800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 34900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 350991425feSMarian Balakowicz 35180ddd226SBen Warren /* SPI */ 3528931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 35380ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 35480ddd226SBen Warren 35580ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 35980ddd226SBen Warren 360991425feSMarian Balakowicz /* TSEC */ 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 365991425feSMarian Balakowicz 3668fe9bf61SKumar Gala /* USB */ 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 368991425feSMarian Balakowicz 369991425feSMarian Balakowicz /* 370991425feSMarian Balakowicz * General PCI 371991425feSMarian Balakowicz * Addresses are mapped 1-1. 372991425feSMarian Balakowicz */ 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 382991425feSMarian Balakowicz 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 392991425feSMarian Balakowicz 393991425feSMarian Balakowicz #if defined(CONFIG_PCI) 394991425feSMarian Balakowicz 3958fe9bf61SKumar Gala #define PCI_ONE_PCI1 396991425feSMarian Balakowicz #if defined(PCI_64BIT) 397991425feSMarian Balakowicz #undef PCI_ALL_PCI1 398991425feSMarian Balakowicz #undef PCI_TWO_PCI1 399991425feSMarian Balakowicz #undef PCI_ONE_PCI1 400991425feSMarian Balakowicz #endif 401991425feSMarian Balakowicz 402991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 403162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 404991425feSMarian Balakowicz 405991425feSMarian Balakowicz #undef CONFIG_EEPRO100 406991425feSMarian Balakowicz #undef CONFIG_TULIP 407991425feSMarian Balakowicz 408991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 409991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 410991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 411991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 412991425feSMarian Balakowicz #endif 413991425feSMarian Balakowicz 414991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 416991425feSMarian Balakowicz 417991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 418991425feSMarian Balakowicz 419991425feSMarian Balakowicz /* 420991425feSMarian Balakowicz * TSEC configuration 421991425feSMarian Balakowicz */ 422991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 423991425feSMarian Balakowicz 424991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 425991425feSMarian Balakowicz 426991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 427255a3577SKim Phillips #define CONFIG_TSEC1 1 428255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 429255a3577SKim Phillips #define CONFIG_TSEC2 1 430255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 431991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 432991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 433991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 434991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4353a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4363a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 437991425feSMarian Balakowicz 438991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 439991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 440991425feSMarian Balakowicz 441991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 442991425feSMarian Balakowicz 443991425feSMarian Balakowicz /* 444991425feSMarian Balakowicz * Configure on-board RTC 445991425feSMarian Balakowicz */ 446991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 448991425feSMarian Balakowicz 449991425feSMarian Balakowicz /* 450991425feSMarian Balakowicz * Environment 451991425feSMarian Balakowicz */ 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4535a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 45432795ecaSJoe Hershberger #define CONFIG_ENV_ADDR \ 45532795ecaSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4560e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4570e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 458991425feSMarian Balakowicz 459991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4600e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4610e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 462991425feSMarian Balakowicz 463991425feSMarian Balakowicz #else 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 46593f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4670e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 468991425feSMarian Balakowicz #endif 469991425feSMarian Balakowicz 470991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 472991425feSMarian Balakowicz 4738ea5499aSJon Loeliger 4748ea5499aSJon Loeliger /* 475659e2f67SJon Loeliger * BOOTP options 476659e2f67SJon Loeliger */ 477659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 478659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 479659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 480659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 481659e2f67SJon Loeliger 482659e2f67SJon Loeliger 483659e2f67SJon Loeliger /* 4848ea5499aSJon Loeliger * Command line configuration. 4858ea5499aSJon Loeliger */ 4868ea5499aSJon Loeliger #include <config_cmd_default.h> 4878ea5499aSJon Loeliger 4888ea5499aSJon Loeliger #define CONFIG_CMD_PING 4898ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4908ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4918ea5499aSJon Loeliger #define CONFIG_CMD_MII 4928ea5499aSJon Loeliger 493991425feSMarian Balakowicz #if defined(CONFIG_PCI) 4948ea5499aSJon Loeliger #define CONFIG_CMD_PCI 495991425feSMarian Balakowicz #endif 496991425feSMarian Balakowicz 4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 498bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4998ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 5008ea5499aSJon Loeliger #endif 5018ea5499aSJon Loeliger 502991425feSMarian Balakowicz 503991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 504991425feSMarian Balakowicz 505991425feSMarian Balakowicz /* 506991425feSMarian Balakowicz * Miscellaneous configurable options 507991425feSMarian Balakowicz */ 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 510991425feSMarian Balakowicz 5118ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 513991425feSMarian Balakowicz #else 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 515991425feSMarian Balakowicz #endif 516991425feSMarian Balakowicz 51732795ecaSJoe Hershberger /* Print Buffer Size */ 51832795ecaSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 52032795ecaSJoe Hershberger /* Boot Argument Buffer Size */ 52132795ecaSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 522991425feSMarian Balakowicz 523991425feSMarian Balakowicz /* 524991425feSMarian Balakowicz * For booting Linux, the board info and command line data 5259f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 526991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 527991425feSMarian Balakowicz */ 52832795ecaSJoe Hershberger /* Initial Memory map for Linux*/ 52932795ecaSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 530991425feSMarian Balakowicz 5316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 532991425feSMarian Balakowicz 533991425feSMarian Balakowicz #if 1 /*528/264*/ 5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 535991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 536991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5378fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 538991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 539991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 540991425feSMarian Balakowicz #elif 0 /*396/132*/ 5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 542991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 543991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5448fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 545991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 546991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 547991425feSMarian Balakowicz #elif 0 /*264/132*/ 5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 549991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 550991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5518fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 552991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 553991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 554991425feSMarian Balakowicz #elif 0 /*132/132*/ 5556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 556991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 557991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5588fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 559991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 560991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 561991425feSMarian Balakowicz #elif 0 /*264/264 */ 5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 563991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 564991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5658fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 566991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 567991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 568991425feSMarian Balakowicz #endif 569991425feSMarian Balakowicz 570447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 572447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 573447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 574447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 575447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 576447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 577447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 578447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 579447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 580447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 581447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 582447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII) 583447ad576SIra W. Snyder #else 584991425feSMarian Balakowicz #if defined(PCI_64BIT) 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 586991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 587991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 588991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 589991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 590991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 591991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 592991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 593991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 594991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 595991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 596991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 597991425feSMarian Balakowicz #else 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 599991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 600991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 601991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 602991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 603991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 604991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 605991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 606991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 607991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 608991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 609991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 610447ad576SIra W. Snyder #endif /* PCI_64BIT */ 611447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 612991425feSMarian Balakowicz 613a5fe514eSLee Nipper /* 614a5fe514eSLee Nipper * System performance 615a5fe514eSLee Nipper */ 6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 6206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 6216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 622a5fe514eSLee Nipper 623991425feSMarian Balakowicz /* System IO Config */ 6243c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 6256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 626991425feSMarian Balakowicz 6276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 62832795ecaSJoe Hershberger #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 62932795ecaSJoe Hershberger | HID0_ENABLE_INSTRUCTION_CACHE) 630991425feSMarian Balakowicz 6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 632991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 633991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 634991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST) */ 635991425feSMarian Balakowicz 636991425feSMarian Balakowicz 6376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 63831d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 639991425feSMarian Balakowicz 640991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 64132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 64272cd4087SJoe Hershberger | BATL_PP_RW \ 64332795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 64432795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 64532795ecaSJoe Hershberger | BATU_BL_256M \ 64632795ecaSJoe Hershberger | BATU_VS \ 64732795ecaSJoe Hershberger | BATU_VP) 648991425feSMarian Balakowicz 649991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 650991425feSMarian Balakowicz #ifdef CONFIG_PCI 651842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 65232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 65372cd4087SJoe Hershberger | BATL_PP_RW \ 65432795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 65532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 65632795ecaSJoe Hershberger | BATU_BL_256M \ 65732795ecaSJoe Hershberger | BATU_VS \ 65832795ecaSJoe Hershberger | BATU_VP) 65932795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 66072cd4087SJoe Hershberger | BATL_PP_RW \ 66132795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 66232795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 66332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 66432795ecaSJoe Hershberger | BATU_BL_256M \ 66532795ecaSJoe Hershberger | BATU_VS \ 66632795ecaSJoe Hershberger | BATU_VP) 667991425feSMarian Balakowicz #else 6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 672991425feSMarian Balakowicz #endif 673991425feSMarian Balakowicz 6748fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 67532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 67672cd4087SJoe Hershberger | BATL_PP_RW \ 67732795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 67832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 67932795ecaSJoe Hershberger | BATU_BL_256M \ 68032795ecaSJoe Hershberger | BATU_VS \ 68132795ecaSJoe Hershberger | BATU_VP) 68232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 68372cd4087SJoe Hershberger | BATL_PP_RW \ 68432795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 68532795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 68632795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 68732795ecaSJoe Hershberger | BATU_BL_256M \ 68832795ecaSJoe Hershberger | BATU_VS \ 68932795ecaSJoe Hershberger | BATU_VP) 6908fe9bf61SKumar Gala #else 6916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6958fe9bf61SKumar Gala #endif 696991425feSMarian Balakowicz 6978fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 69832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 69972cd4087SJoe Hershberger | BATL_PP_RW \ 70032795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 70132795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 70232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 70332795ecaSJoe Hershberger | BATU_BL_256M \ 70432795ecaSJoe Hershberger | BATU_VS \ 70532795ecaSJoe Hershberger | BATU_VP) 706991425feSMarian Balakowicz 7078fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 70832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6L (0xF0000000 \ 70972cd4087SJoe Hershberger | BATL_PP_RW \ 71072cd4087SJoe Hershberger | BATL_MEMCOHERENCE \ 71172cd4087SJoe Hershberger | BATL_GUARDEDSTORAGE) 71232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6U (0xF0000000 \ 71332795ecaSJoe Hershberger | BATU_BL_256M \ 71432795ecaSJoe Hershberger | BATU_VS \ 71532795ecaSJoe Hershberger | BATU_VP) 716991425feSMarian Balakowicz 7176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 7186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 719991425feSMarian Balakowicz 7206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 7216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 7226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 7236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 7246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 7256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 7266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 7276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 7286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 7296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 7306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 7316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 7326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 7336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 7346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 7356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 736991425feSMarian Balakowicz 7378ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 738991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 739991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 740991425feSMarian Balakowicz #endif 741991425feSMarian Balakowicz 742991425feSMarian Balakowicz /* 743991425feSMarian Balakowicz * Environment Configuration 744991425feSMarian Balakowicz */ 745991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 746991425feSMarian Balakowicz 747991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 748991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 74910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 750991425feSMarian Balakowicz #endif 751991425feSMarian Balakowicz 752991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 7538b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot/rootfs" 754b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 755991425feSMarian Balakowicz 75679f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 757991425feSMarian Balakowicz 758991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 759991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 760991425feSMarian Balakowicz 761991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 762991425feSMarian Balakowicz 763991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 76432bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 765991425feSMarian Balakowicz "echo" 766991425feSMarian Balakowicz 767991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 768991425feSMarian Balakowicz "netdev=eth0\0" \ 769991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 770991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 771991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 772991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 773991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 774991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 775991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 776991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 777991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 778991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 779991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 780991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 781991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 782991425feSMarian Balakowicz "bootm\0" \ 783991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 784991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 785991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ 786d8ab58b2SDetlev Zundel "upd=run load update\0" \ 78779f516bcSKim Phillips "fdtaddr=780000\0" \ 788cc861f71SKim Phillips "fdtfile=mpc834x_mds.dtb\0" \ 789991425feSMarian Balakowicz "" 790991425feSMarian Balakowicz 791bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 792bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 793bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 79432795ecaSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 79532795ecaSJoe Hershberger "$netdev:off " \ 796bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 797bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 798bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 799bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 800bf0b542dSKim Phillips 801bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 802bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 803bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 804bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 805bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 806bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 807bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 808bf0b542dSKim Phillips 809991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 810991425feSMarian Balakowicz 811991425feSMarian Balakowicz #endif /* __CONFIG_H */ 812