1991425feSMarian Balakowicz /* 2991425feSMarian Balakowicz * (C) Copyright 2006 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 5991425feSMarian Balakowicz * See file CREDITS for list of people who contributed to this 6991425feSMarian Balakowicz * project. 7991425feSMarian Balakowicz * 8991425feSMarian Balakowicz * This program is free software; you can redistribute it and/or 9991425feSMarian Balakowicz * modify it under the terms of the GNU General Public License as 10991425feSMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11991425feSMarian Balakowicz * the License, or (at your option) any later version. 12991425feSMarian Balakowicz * 13991425feSMarian Balakowicz * This program is distributed in the hope that it will be useful, 14991425feSMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15991425feSMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16991425feSMarian Balakowicz * GNU General Public License for more details. 17991425feSMarian Balakowicz * 18991425feSMarian Balakowicz * You should have received a copy of the GNU General Public License 19991425feSMarian Balakowicz * along with this program; if not, write to the Free Software 20991425feSMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21991425feSMarian Balakowicz * MA 02111-1307 USA 22991425feSMarian Balakowicz */ 23991425feSMarian Balakowicz 24991425feSMarian Balakowicz /* 25991425feSMarian Balakowicz * mpc8349emds board configuration file 26991425feSMarian Balakowicz * 27991425feSMarian Balakowicz */ 28991425feSMarian Balakowicz 29991425feSMarian Balakowicz #ifndef __CONFIG_H 30991425feSMarian Balakowicz #define __CONFIG_H 31991425feSMarian Balakowicz 32991425feSMarian Balakowicz /* 33991425feSMarian Balakowicz * High Level Configuration Options 34991425feSMarian Balakowicz */ 35991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 36bf0b542dSKim Phillips #define CONFIG_MPC83XX 1 /* MPC83XX family */ 37b24f119dSBen Warren #define CONFIG_MPC834X 1 /* MPC834X family */ 38991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 39991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 40991425feSMarian Balakowicz 41991425feSMarian Balakowicz #undef CONFIG_PCI 428fe9bf61SKumar Gala #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 43991425feSMarian Balakowicz 44991425feSMarian Balakowicz #define PCI_66M 45991425feSMarian Balakowicz #ifdef PCI_66M 46991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 47991425feSMarian Balakowicz #else 48991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 49991425feSMarian Balakowicz #endif 50991425feSMarian Balakowicz 51447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 52447ad576SIra W. Snyder #define CONFIG_PCI 53447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 54447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 55447ad576SIra W. Snyder 56991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 57991425feSMarian Balakowicz #ifdef PCI_66M 58991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 598fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 60991425feSMarian Balakowicz #else 61991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 628fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 63991425feSMarian Balakowicz #endif 64991425feSMarian Balakowicz #endif 65991425feSMarian Balakowicz 66991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 67991425feSMarian Balakowicz 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 69991425feSMarian Balakowicz 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 73991425feSMarian Balakowicz 74991425feSMarian Balakowicz /* 75991425feSMarian Balakowicz * DDR Setup 76991425feSMarian Balakowicz */ 778d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 78d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 79991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 80991425feSMarian Balakowicz 81dc9e499cSRafal Jaworowski /* 82dc9e499cSRafal Jaworowski * 32-bit data path mode. 83dc9e499cSRafal Jaworowski * 84dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 85dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 86dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 87dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 88dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 89dc9e499cSRafal Jaworowski * data path. 90dc9e499cSRafal Jaworowski */ 91dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 92dc9e499cSRafal Jaworowski 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 978d172c0fSXie Xiaobo DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 98991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 99991425feSMarian Balakowicz 1008d172c0fSXie Xiaobo /* 1018d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 1028d172c0fSXie Xiaobo */ 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 1048d172c0fSXie Xiaobo 105991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 106991425feSMarian Balakowicz /* 107991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 108991425feSMarian Balakowicz */ 109991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 110991425feSMarian Balakowicz #else 111991425feSMarian Balakowicz /* 112991425feSMarian Balakowicz * Manually set up DDR parameters 113991425feSMarian Balakowicz */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1158d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1298d172c0fSXie Xiaobo #else 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 135dc9e499cSRafal Jaworowski 136dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 137dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */ 139dc9e499cSRafal Jaworowski #else 140dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */ 142dc9e499cSRafal Jaworowski #endif 143991425feSMarian Balakowicz #endif 1448d172c0fSXie Xiaobo #endif 145991425feSMarian Balakowicz 146991425feSMarian Balakowicz /* 147991425feSMarian Balakowicz * SDRAM on the Local Bus 148991425feSMarian Balakowicz */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 151991425feSMarian Balakowicz 152991425feSMarian Balakowicz /* 153991425feSMarian Balakowicz * FLASH on the Local Bus 154991425feSMarian Balakowicz */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 15600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 161991425feSMarian Balakowicz 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \ 1638d172c0fSXie Xiaobo (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 164991425feSMarian Balakowicz BR_V) /* valid */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \ 166f9023afbSAnton Vorontsov OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \ 1678d172c0fSXie Xiaobo OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */ 170991425feSMarian Balakowicz 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 173991425feSMarian Balakowicz 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 177991425feSMarian Balakowicz 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MID_FLASH_JUMP 0x7F000000 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 180991425feSMarian Balakowicz 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 183991425feSMarian Balakowicz #else 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 185991425feSMarian Balakowicz #endif 186991425feSMarian Balakowicz 187991425feSMarian Balakowicz /* 188991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 189991425feSMarian Balakowicz */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */ 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE8F0 /* length 32K */ 195991425feSMarian Balakowicz 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */ 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 199991425feSMarian Balakowicz 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 203991425feSMarian Balakowicz 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 206991425feSMarian Balakowicz 207991425feSMarian Balakowicz /* 208991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 209991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 210991425feSMarian Balakowicz * External Local Bus rate is 211991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 212991425feSMarian Balakowicz */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4) 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 215991425feSMarian Balakowicz 2168d172c0fSXie Xiaobo /* 2178d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2198d172c0fSXie Xiaobo */ 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 221991425feSMarian Balakowicz 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 223991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 224991425feSMarian Balakowicz /* 225991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 227991425feSMarian Balakowicz * 228991425feSMarian Balakowicz * For BR2, need: 229991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 230991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 231991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 232991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 233991425feSMarian Balakowicz * Valid = BR[31] = 1 234991425feSMarian Balakowicz * 235991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 236991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 237991425feSMarian Balakowicz * 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 239991425feSMarian Balakowicz * FIXME: the top 17 bits of BR2. 240991425feSMarian Balakowicz */ 241991425feSMarian Balakowicz 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */ 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */ 245991425feSMarian Balakowicz 246991425feSMarian Balakowicz /* 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 248991425feSMarian Balakowicz * 249991425feSMarian Balakowicz * For OR2, need: 250991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 251991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 252991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 253991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 254991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 255991425feSMarian Balakowicz * 256991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 257991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 258991425feSMarian Balakowicz */ 259991425feSMarian Balakowicz 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xFC006901 261991425feSMarian Balakowicz 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 264991425feSMarian Balakowicz 265540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFEN \ 266540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 267540dcf1cSKumar Gala | LSDMR_RFCR8 \ 268540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 269540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 270540dcf1cSKumar Gala | LSDMR_BL8 \ 271540dcf1cSKumar Gala | LSDMR_WRC3 \ 272540dcf1cSKumar Gala | LSDMR_CL3 \ 273991425feSMarian Balakowicz ) 274991425feSMarian Balakowicz 275991425feSMarian Balakowicz /* 276991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 277991425feSMarian Balakowicz */ 278540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 279540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 280540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 281540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 282540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 283991425feSMarian Balakowicz #endif 284991425feSMarian Balakowicz 285991425feSMarian Balakowicz /* 286991425feSMarian Balakowicz * Serial Port 287991425feSMarian Balakowicz */ 288991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 289991425feSMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 294991425feSMarian Balakowicz 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 296991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 297991425feSMarian Balakowicz 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 300991425feSMarian Balakowicz 30122d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 302991425feSMarian Balakowicz /* Use the HUSH parser */ 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 306991425feSMarian Balakowicz #endif 307991425feSMarian Balakowicz 308bf0b542dSKim Phillips /* pass open firmware flat tree */ 30935cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 310bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3115b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 312bf0b542dSKim Phillips 313991425feSMarian Balakowicz /* I2C */ 314991425feSMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support*/ 315991425feSMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 316be5e6181STimur Tabi #define CONFIG_FSL_I2C 317b24f119dSBen Warren #define CONFIG_I2C_MULTI_BUS 318b24f119dSBen Warren #define CONFIG_I2C_CMD_TREE 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 324991425feSMarian Balakowicz 32580ddd226SBen Warren /* SPI */ 3268931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 32780ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 32880ddd226SBen Warren 32980ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 33380ddd226SBen Warren 334991425feSMarian Balakowicz /* TSEC */ 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 339991425feSMarian Balakowicz 3408fe9bf61SKumar Gala /* USB */ 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 342991425feSMarian Balakowicz 343991425feSMarian Balakowicz /* 344991425feSMarian Balakowicz * General PCI 345991425feSMarian Balakowicz * Addresses are mapped 1-1. 346991425feSMarian Balakowicz */ 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 356991425feSMarian Balakowicz 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 366991425feSMarian Balakowicz 367991425feSMarian Balakowicz #if defined(CONFIG_PCI) 368991425feSMarian Balakowicz 3698fe9bf61SKumar Gala #define PCI_ONE_PCI1 370991425feSMarian Balakowicz #if defined(PCI_64BIT) 371991425feSMarian Balakowicz #undef PCI_ALL_PCI1 372991425feSMarian Balakowicz #undef PCI_TWO_PCI1 373991425feSMarian Balakowicz #undef PCI_ONE_PCI1 374991425feSMarian Balakowicz #endif 375991425feSMarian Balakowicz 376991425feSMarian Balakowicz #define CONFIG_NET_MULTI 377991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 378162338e1SIra W. Snyder #define CONFIG_83XX_GENERIC_PCI 379162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 380991425feSMarian Balakowicz 381991425feSMarian Balakowicz #undef CONFIG_EEPRO100 382991425feSMarian Balakowicz #undef CONFIG_TULIP 383991425feSMarian Balakowicz 384991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 385991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 386991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 387991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 388991425feSMarian Balakowicz #endif 389991425feSMarian Balakowicz 390991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 392991425feSMarian Balakowicz 393991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 394991425feSMarian Balakowicz 395991425feSMarian Balakowicz /* 396991425feSMarian Balakowicz * TSEC configuration 397991425feSMarian Balakowicz */ 398991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 399991425feSMarian Balakowicz 400991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 401991425feSMarian Balakowicz #ifndef CONFIG_NET_MULTI 402991425feSMarian Balakowicz #define CONFIG_NET_MULTI 1 403991425feSMarian Balakowicz #endif 404991425feSMarian Balakowicz 405991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 406255a3577SKim Phillips #define CONFIG_TSEC1 1 407255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 408255a3577SKim Phillips #define CONFIG_TSEC2 1 409255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 410991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 411991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 412991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 413991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4143a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4153a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 416991425feSMarian Balakowicz 417991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 418991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 419991425feSMarian Balakowicz 420991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 421991425feSMarian Balakowicz 422991425feSMarian Balakowicz /* 423991425feSMarian Balakowicz * Configure on-board RTC 424991425feSMarian Balakowicz */ 425991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 427991425feSMarian Balakowicz 428991425feSMarian Balakowicz /* 429991425feSMarian Balakowicz * Environment 430991425feSMarian Balakowicz */ 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4325a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4340e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4350e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 436991425feSMarian Balakowicz 437991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4380e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4390e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 440991425feSMarian Balakowicz 441991425feSMarian Balakowicz #else 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 44393f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4450e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 446991425feSMarian Balakowicz #endif 447991425feSMarian Balakowicz 448991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 450991425feSMarian Balakowicz 4518ea5499aSJon Loeliger 4528ea5499aSJon Loeliger /* 453659e2f67SJon Loeliger * BOOTP options 454659e2f67SJon Loeliger */ 455659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 456659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 457659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 458659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 459659e2f67SJon Loeliger 460659e2f67SJon Loeliger 461659e2f67SJon Loeliger /* 4628ea5499aSJon Loeliger * Command line configuration. 4638ea5499aSJon Loeliger */ 4648ea5499aSJon Loeliger #include <config_cmd_default.h> 4658ea5499aSJon Loeliger 4668ea5499aSJon Loeliger #define CONFIG_CMD_PING 4678ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4688ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4698ea5499aSJon Loeliger #define CONFIG_CMD_MII 4708ea5499aSJon Loeliger 471991425feSMarian Balakowicz #if defined(CONFIG_PCI) 4728ea5499aSJon Loeliger #define CONFIG_CMD_PCI 473991425feSMarian Balakowicz #endif 474991425feSMarian Balakowicz 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 476bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4778ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 4788ea5499aSJon Loeliger #endif 4798ea5499aSJon Loeliger 480991425feSMarian Balakowicz 481991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 482991425feSMarian Balakowicz 483991425feSMarian Balakowicz /* 484991425feSMarian Balakowicz * Miscellaneous configurable options 485991425feSMarian Balakowicz */ 4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 489991425feSMarian Balakowicz 4908ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 492991425feSMarian Balakowicz #else 4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 494991425feSMarian Balakowicz #endif 495991425feSMarian Balakowicz 4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 500991425feSMarian Balakowicz 501991425feSMarian Balakowicz /* 502991425feSMarian Balakowicz * For booting Linux, the board info and command line data 503991425feSMarian Balakowicz * have to be in the first 8 MB of memory, since this is 504991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 505991425feSMarian Balakowicz */ 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 507991425feSMarian Balakowicz 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 509991425feSMarian Balakowicz 510991425feSMarian Balakowicz #if 1 /*528/264*/ 5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 512991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 513991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5148fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 515991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 516991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 517991425feSMarian Balakowicz #elif 0 /*396/132*/ 5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 519991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 520991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5218fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 522991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 523991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 524991425feSMarian Balakowicz #elif 0 /*264/132*/ 5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 526991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 527991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5288fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 529991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 530991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 531991425feSMarian Balakowicz #elif 0 /*132/132*/ 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 533991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 534991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5358fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 536991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 537991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 538991425feSMarian Balakowicz #elif 0 /*264/264 */ 5396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 540991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 541991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5428fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 543991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 544991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 545991425feSMarian Balakowicz #endif 546991425feSMarian Balakowicz 547447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 549447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 550447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 551447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 552447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 553447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 554447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 555447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 556447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 557447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 558447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 559447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII ) 560447ad576SIra W. Snyder #else 561991425feSMarian Balakowicz #if defined(PCI_64BIT) 5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 563991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 564991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 565991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 566991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 567991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 568991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 569991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 570991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 571991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 572991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 573991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 574991425feSMarian Balakowicz #else 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 576991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 577991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 578991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 579991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 580991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 581991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 582991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 583991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 584991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 585991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 586991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 587447ad576SIra W. Snyder #endif /* PCI_64BIT */ 588447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 589991425feSMarian Balakowicz 590a5fe514eSLee Nipper /* 591a5fe514eSLee Nipper * System performance 592a5fe514eSLee Nipper */ 5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 599a5fe514eSLee Nipper 600991425feSMarian Balakowicz /* System IO Config */ 601*3c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 603991425feSMarian Balakowicz 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 606991425feSMarian Balakowicz 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 608991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 609991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 610991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST ) */ 611991425feSMarian Balakowicz 612991425feSMarian Balakowicz 6136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 61431d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 615991425feSMarian Balakowicz 616991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 619991425feSMarian Balakowicz 620991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 621991425feSMarian Balakowicz #ifdef CONFIG_PCI 6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 626991425feSMarian Balakowicz #else 6276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 631991425feSMarian Balakowicz #endif 632991425feSMarian Balakowicz 6338fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 6356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 6388fe9bf61SKumar Gala #else 6396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6438fe9bf61SKumar Gala #endif 644991425feSMarian Balakowicz 6458fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 6466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 6476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP) 648991425feSMarian Balakowicz 6498fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 650c1230980SScott Wood #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \ 651c1230980SScott Wood BATL_GUARDEDSTORAGE) 6526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 653991425feSMarian Balakowicz 6546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 656991425feSMarian Balakowicz 6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 6656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 673991425feSMarian Balakowicz 674991425feSMarian Balakowicz /* 675991425feSMarian Balakowicz * Internal Definitions 676991425feSMarian Balakowicz * 677991425feSMarian Balakowicz * Boot Flags 678991425feSMarian Balakowicz */ 679991425feSMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 680991425feSMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 681991425feSMarian Balakowicz 6828ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 683991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 684991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 685991425feSMarian Balakowicz #endif 686991425feSMarian Balakowicz 687991425feSMarian Balakowicz /* 688991425feSMarian Balakowicz * Environment Configuration 689991425feSMarian Balakowicz */ 690991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 691991425feSMarian Balakowicz 692991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 693991425feSMarian Balakowicz #define CONFIG_ETHADDR 00:04:9f:ef:23:33 694991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 69510327dc5SAndy Fleming #define CONFIG_HAS_ETH0 696991425feSMarian Balakowicz #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21 697991425feSMarian Balakowicz #endif 698991425feSMarian Balakowicz 699bf0b542dSKim Phillips #define CONFIG_IPADDR 192.168.1.253 700991425feSMarian Balakowicz 701991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 702bf0b542dSKim Phillips #define CONFIG_ROOTPATH /nfsroot/rootfs 703bf0b542dSKim Phillips #define CONFIG_BOOTFILE uImage 704991425feSMarian Balakowicz 705991425feSMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 706991425feSMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 707991425feSMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 708991425feSMarian Balakowicz 709b2115757SKim Phillips #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */ 710991425feSMarian Balakowicz 711991425feSMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 712991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 713991425feSMarian Balakowicz 714991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 715991425feSMarian Balakowicz 716991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 71732bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 718991425feSMarian Balakowicz "echo" 719991425feSMarian Balakowicz 720991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 721991425feSMarian Balakowicz "netdev=eth0\0" \ 722991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 723991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 724991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 725991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 726991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 727991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 728991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 729991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 730991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 731991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 732991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 733991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 734991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 735991425feSMarian Balakowicz "bootm\0" \ 736991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 737991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 738991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \ 739d8ab58b2SDetlev Zundel "upd=run load update\0" \ 740bf0b542dSKim Phillips "fdtaddr=400000\0" \ 741bf0b542dSKim Phillips "fdtfile=mpc8349emds.dtb\0" \ 742991425feSMarian Balakowicz "" 743991425feSMarian Balakowicz 744bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 745bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 746bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 747bf0b542dSKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 748bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 749bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 750bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 751bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 752bf0b542dSKim Phillips 753bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 754bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 755bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 756bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 757bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 758bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 759bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 760bf0b542dSKim Phillips 761991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 762991425feSMarian Balakowicz 763991425feSMarian Balakowicz #endif /* __CONFIG_H */ 764