xref: /rk3399_rockchip-uboot/include/configs/MPC8349EMDS.h (revision 1df99080cb6dea9216ee1925f03bd7cc35dc34c7)
1991425feSMarian Balakowicz /*
22ae18241SWolfgang Denk  * (C) Copyright 2006-2010
3991425feSMarian Balakowicz  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4991425feSMarian Balakowicz  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6991425feSMarian Balakowicz  */
7991425feSMarian Balakowicz 
8991425feSMarian Balakowicz /*
9991425feSMarian Balakowicz  * mpc8349emds board configuration file
10991425feSMarian Balakowicz  *
11991425feSMarian Balakowicz  */
12991425feSMarian Balakowicz 
13991425feSMarian Balakowicz #ifndef __CONFIG_H
14991425feSMarian Balakowicz #define __CONFIG_H
15991425feSMarian Balakowicz 
16991425feSMarian Balakowicz /*
17991425feSMarian Balakowicz  * High Level Configuration Options
18991425feSMarian Balakowicz  */
19991425feSMarian Balakowicz #define CONFIG_E300		1	/* E300 Family */
200f898604SPeter Tyser #define CONFIG_MPC83xx		1	/* MPC83xx family */
212c7920afSPeter Tyser #define CONFIG_MPC834x		1	/* MPC834x family */
22991425feSMarian Balakowicz #define CONFIG_MPC8349		1	/* MPC8349 specific */
23991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS	1	/* MPC8349EMDS board specific */
24991425feSMarian Balakowicz 
252ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
262ae18241SWolfgang Denk 
272ae18241SWolfgang Denk #define CONFIG_PCI_66M
282ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M
29991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
30991425feSMarian Balakowicz #else
31991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN	33000000	/* in Hz */
32991425feSMarian Balakowicz #endif
33991425feSMarian Balakowicz 
34447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE
35447ad576SIra W. Snyder #define CONFIG_PCI
36447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK	66666666	/* in Hz */
37447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */
38447ad576SIra W. Snyder 
39991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ
402ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M
41991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ	66000000
428fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_4X1
43991425feSMarian Balakowicz #else
44991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ	33000000
458fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_8X1
46991425feSMarian Balakowicz #endif
47991425feSMarian Balakowicz #endif
48991425feSMarian Balakowicz 
49991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F		/* call board_pre_init */
50991425feSMarian Balakowicz 
516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
52991425feSMarian Balakowicz 
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000      /* memtest region */
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00100000
56991425feSMarian Balakowicz 
57991425feSMarian Balakowicz /*
58991425feSMarian Balakowicz  * DDR Setup
59991425feSMarian Balakowicz  */
608d172c0fSXie Xiaobo #define CONFIG_DDR_ECC			/* support DDR ECC function */
61d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD		/* use DDR ECC user commands */
62991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM		/* use SPD EEPROM for DDR setup*/
63991425feSMarian Balakowicz 
64dc9e499cSRafal Jaworowski /*
655614e71bSYork Sun  * define CONFIG_SYS_FSL_DDR2 to use unified DDR driver
66d4b91066SYork Sun  * undefine it to use old spd_sdram.c
67d4b91066SYork Sun  */
685614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2
695614e71bSYork Sun #ifdef CONFIG_SYS_FSL_DDR2
70*1df99080SYork Sun #define CONFIG_SYS_FSL_DDRC_GEN2
71d4b91066SYork Sun #define CONFIG_SYS_SPD_BUS_NUM	0
72d4b91066SYork Sun #define SPD_EEPROM_ADDRESS1	0x52
73d4b91066SYork Sun #define SPD_EEPROM_ADDRESS2	0x51
74d4b91066SYork Sun #define CONFIG_NUM_DDR_CONTROLLERS	1
75d4b91066SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR	2
76d4b91066SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
77d4b91066SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
78d4b91066SYork Sun #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
79d4b91066SYork Sun #endif
80d4b91066SYork Sun 
81d4b91066SYork Sun /*
82dc9e499cSRafal Jaworowski  * 32-bit data path mode.
83dc9e499cSRafal Jaworowski  *
84dc9e499cSRafal Jaworowski  * Please note that using this mode for devices with the real density of 64-bit
85dc9e499cSRafal Jaworowski  * effectively reduces the amount of available memory due to the effect of
86dc9e499cSRafal Jaworowski  * wrapping around while translating address to row/columns, for example in the
87dc9e499cSRafal Jaworowski  * 256MB module the upper 128MB get aliased with contents of the lower
88dc9e499cSRafal Jaworowski  * 128MB); normally this define should be used for devices with real 32-bit
89dc9e499cSRafal Jaworowski  * data path.
90dc9e499cSRafal Jaworowski  */
91dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT
92dc9e499cSRafal Jaworowski 
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE	0x00000000	/* DDR is system memory*/
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	CONFIG_SYS_DDR_BASE
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
9632795ecaSJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	(DDR_SDRAM_CLK_CNTL_SS_EN \
9732795ecaSJoe Hershberger 					| DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
98991425feSMarian Balakowicz #undef  CONFIG_DDR_2T_TIMING
99991425feSMarian Balakowicz 
1008d172c0fSXie Xiaobo /*
1018d172c0fSXie Xiaobo  * DDRCDR - DDR Control Driver Register
1028d172c0fSXie Xiaobo  */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE	0x80080001
1048d172c0fSXie Xiaobo 
105991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM)
106991425feSMarian Balakowicz /*
107991425feSMarian Balakowicz  * Determine DDR configuration from I2C interface.
108991425feSMarian Balakowicz  */
109991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
110991425feSMarian Balakowicz #else
111991425feSMarian Balakowicz /*
112991425feSMarian Balakowicz  * Manually set up DDR parameters
113991425feSMarian Balakowicz  */
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		256		/* MB */
1158d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II)
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR		0x80080001
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS		0x0000000f
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG	0x80330102
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0		0x00220802
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1		0x38357322
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2		0x2f9048c8
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3		0x00000000
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL		0x02000000
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		0x47d00432
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x8000c000
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL		0x03cf0080
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	0x43000000
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000
1298d172c0fSXie Xiaobo #else
1302e651b24SJoe Hershberger #define CONFIG_SYS_DDR_CS2_CONFIG	(CSCONFIG_EN \
13132795ecaSJoe Hershberger 				| CSCONFIG_ROW_BIT_13 \
13232795ecaSJoe Hershberger 				| CSCONFIG_COL_BIT_10)
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x36332321
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL	0xc2000000	/* unbuffered,no DYN_PWR */
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x04060100	/* autocharge,no open page */
137dc9e499cSRafal Jaworowski 
138dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT)
139dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */
14032795ecaSJoe Hershberger 				/* DLL,normal,seq,4/2.5, 8 burst len */
14132795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE	0x00000023
142dc9e499cSRafal Jaworowski #else
143dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */
14432795ecaSJoe Hershberger 				/* DLL,normal,seq,4/2.5, 4 burst len */
14532795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE	0x00000022
146dc9e499cSRafal Jaworowski #endif
147991425feSMarian Balakowicz #endif
1488d172c0fSXie Xiaobo #endif
149991425feSMarian Balakowicz 
150991425feSMarian Balakowicz /*
151991425feSMarian Balakowicz  * SDRAM on the Local Bus
152991425feSMarian Balakowicz  */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xF0000000	/* Localbus SDRAM */
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
155991425feSMarian Balakowicz 
156991425feSMarian Balakowicz /*
157991425feSMarian Balakowicz  * FLASH on the Local Bus
158991425feSMarian Balakowicz  */
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
16000b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000	/* start of FLASH   */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		32	/* max flash size in MB */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
165991425feSMarian Balakowicz 
1667d6a0982SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
1677d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port  */ \
1687d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
1697d6a0982SJoe Hershberger 				| BR_V)		/* valid */
1707d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
17132795ecaSJoe Hershberger 				| OR_UPM_XAM \
17232795ecaSJoe Hershberger 				| OR_GPCM_CSNT \
17332795ecaSJoe Hershberger 				| OR_GPCM_ACS_DIV2 \
17432795ecaSJoe Hershberger 				| OR_GPCM_XACS \
17532795ecaSJoe Hershberger 				| OR_GPCM_SCY_15 \
1767d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
1777d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
17832795ecaSJoe Hershberger 				| OR_GPCM_EAD)
1797d6a0982SJoe Hershberger 
18032795ecaSJoe Hershberger 					/* window base at flash base */
18132795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
1827d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_32MB)
183991425feSMarian Balakowicz 
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	256	/* max sectors per device */
186991425feSMarian Balakowicz 
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
190991425feSMarian Balakowicz 
19114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
192991425feSMarian Balakowicz 
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
195991425feSMarian Balakowicz #else
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
197991425feSMarian Balakowicz #endif
198991425feSMarian Balakowicz 
199991425feSMarian Balakowicz /*
200991425feSMarian Balakowicz  * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
201991425feSMarian Balakowicz  */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR			0xE2400000
20332795ecaSJoe Hershberger 					/* Access window base at BCSR base */
20432795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR
2057d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
2067d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM		(CONFIG_SYS_BCSR \
2077d6a0982SJoe Hershberger 					| BR_PS_8 \
2087d6a0982SJoe Hershberger 					| BR_MS_GPCM \
2097d6a0982SJoe Hershberger 					| BR_V)
2107d6a0982SJoe Hershberger 					/* 0x00000801 */
2117d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM		(OR_AM_32KB \
2127d6a0982SJoe Hershberger 					| OR_GPCM_XAM \
2137d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
2147d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
2157d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_CLEAR \
2167d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_CLEAR)
2177d6a0982SJoe Hershberger 					/* 0xFFFFE8F0 */
218991425feSMarian Balakowicz 
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
22032795ecaSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000	/* Initial RAM addr */
221553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM*/
222991425feSMarian Balakowicz 
22332795ecaSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
22432795ecaSJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
226991425feSMarian Balakowicz 
2274a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN	(384 * 1024)	/* Reserve 384 kB for Mon */
228c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)	/* Reserved for malloc */
229991425feSMarian Balakowicz 
230991425feSMarian Balakowicz /*
231991425feSMarian Balakowicz  * Local Bus LCRR and LBCR regs
232991425feSMarian Balakowicz  *    LCRR:  DLL bypass, Clock divider is 4
233991425feSMarian Balakowicz  * External Local Bus rate is
234991425feSMarian Balakowicz  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
235991425feSMarian Balakowicz  */
236c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
237c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_4
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR	0x00000000
239991425feSMarian Balakowicz 
2408d172c0fSXie Xiaobo /*
2418d172c0fSXie Xiaobo  * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
2438d172c0fSXie Xiaobo  */
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM
245991425feSMarian Balakowicz 
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM
247991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
248991425feSMarian Balakowicz /*
249991425feSMarian Balakowicz  * Base Register 2 and Option Register 2 configure SDRAM.
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
251991425feSMarian Balakowicz  *
252991425feSMarian Balakowicz  * For BR2, need:
253991425feSMarian Balakowicz  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
254991425feSMarian Balakowicz  *    port-size = 32-bits = BR2[19:20] = 11
255991425feSMarian Balakowicz  *    no parity checking = BR2[21:22] = 00
256991425feSMarian Balakowicz  *    SDRAM for MSEL = BR2[24:26] = 011
257991425feSMarian Balakowicz  *    Valid = BR[31] = 1
258991425feSMarian Balakowicz  *
259991425feSMarian Balakowicz  * 0    4    8    12   16   20   24   28
260991425feSMarian Balakowicz  * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
261991425feSMarian Balakowicz  */
262991425feSMarian Balakowicz 
2637d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_LBC_SDRAM_BASE \
2647d6a0982SJoe Hershberger 					| BR_PS_32	/* 32-bit port */ \
2657d6a0982SJoe Hershberger 					| BR_MS_SDRAM	/* MSEL = SDRAM */ \
2667d6a0982SJoe Hershberger 					| BR_V)		/* Valid */
2677d6a0982SJoe Hershberger 					/* 0xF0001861 */
2687d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_LBC_SDRAM_BASE
2697d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_64MB)
270991425feSMarian Balakowicz 
271991425feSMarian Balakowicz /*
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
273991425feSMarian Balakowicz  *
274991425feSMarian Balakowicz  * For OR2, need:
275991425feSMarian Balakowicz  *    64MB mask for AM, OR2[0:7] = 1111 1100
276991425feSMarian Balakowicz  *                 XAM, OR2[17:18] = 11
277991425feSMarian Balakowicz  *    9 columns OR2[19-21] = 010
278991425feSMarian Balakowicz  *    13 rows   OR2[23-25] = 100
279991425feSMarian Balakowicz  *    EAD set for extra time OR[31] = 1
280991425feSMarian Balakowicz  *
281991425feSMarian Balakowicz  * 0    4    8    12   16   20   24   28
282991425feSMarian Balakowicz  * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
283991425feSMarian Balakowicz  */
284991425feSMarian Balakowicz 
2857d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM	(OR_AM_64MB \
2867d6a0982SJoe Hershberger 			| OR_SDRAM_XAM \
2877d6a0982SJoe Hershberger 			| ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
2887d6a0982SJoe Hershberger 			| ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
2897d6a0982SJoe Hershberger 			| OR_SDRAM_EAD)
2907d6a0982SJoe Hershberger 			/* 0xFC006901 */
291991425feSMarian Balakowicz 
29232795ecaSJoe Hershberger 				/* LB sdram refresh timer, about 6us */
29332795ecaSJoe Hershberger #define CONFIG_SYS_LBC_LSRT	0x32000000
29432795ecaSJoe Hershberger 				/* LB refresh timer prescal, 266MHz/32 */
29532795ecaSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR	0x20000000
296991425feSMarian Balakowicz 
297540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON    (LSDMR_RFEN	\
298540dcf1cSKumar Gala 				| LSDMR_BSMA1516	\
299540dcf1cSKumar Gala 				| LSDMR_RFCR8		\
300540dcf1cSKumar Gala 				| LSDMR_PRETOACT6	\
301540dcf1cSKumar Gala 				| LSDMR_ACTTORW3	\
302540dcf1cSKumar Gala 				| LSDMR_BL8		\
303540dcf1cSKumar Gala 				| LSDMR_WRC3		\
30432795ecaSJoe Hershberger 				| LSDMR_CL3)
305991425feSMarian Balakowicz 
306991425feSMarian Balakowicz /*
307991425feSMarian Balakowicz  * SDRAM Controller configuration sequence.
308991425feSMarian Balakowicz  */
309540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
310540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
311540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
312540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
313540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
314991425feSMarian Balakowicz #endif
315991425feSMarian Balakowicz 
316991425feSMarian Balakowicz /*
317991425feSMarian Balakowicz  * Serial Port
318991425feSMarian Balakowicz  */
319991425feSMarian Balakowicz #define CONFIG_CONS_INDEX     1
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE    1
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
324991425feSMarian Balakowicz 
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
326991425feSMarian Balakowicz 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
327991425feSMarian Balakowicz 
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_IMMR+0x4500)
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_IMMR+0x4600)
330991425feSMarian Balakowicz 
33122d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
332a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
333991425feSMarian Balakowicz /* Use the HUSH parser */
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
335991425feSMarian Balakowicz 
336bf0b542dSKim Phillips /* pass open firmware flat tree */
33735cc4e48SKim Phillips #define CONFIG_OF_LIBFDT	1
338bf0b542dSKim Phillips #define CONFIG_OF_BOARD_SETUP	1
3395b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
340bf0b542dSKim Phillips 
341991425feSMarian Balakowicz /* I2C */
34200f792e0SHeiko Schocher #define CONFIG_SYS_I2C
34300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
34400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
34500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
34600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
34700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
34800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
34900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
35000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
351991425feSMarian Balakowicz 
35280ddd226SBen Warren /* SPI */
3538931ab17SBen Warren #define CONFIG_MPC8XXX_SPI
35480ddd226SBen Warren #undef CONFIG_SOFT_SPI			/* SPI bit-banged */
35580ddd226SBen Warren 
35680ddd226SBen Warren /* GPIOs.  Used as SPI chip selects */
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR		0xC0000000  /* SPI CS on 0, LED on 1 */
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT		0xC0000000  /* Both are active LOW */
36080ddd226SBen Warren 
361991425feSMarian Balakowicz /* TSEC */
3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000
3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000
3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
366991425feSMarian Balakowicz 
3678fe9bf61SKumar Gala /* USB */
3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY	1 /* Use SYS board PHY */
369991425feSMarian Balakowicz 
370991425feSMarian Balakowicz /*
371991425feSMarian Balakowicz  * General PCI
372991425feSMarian Balakowicz  * Addresses are mapped 1-1.
373991425feSMarian Balakowicz  */
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE		0x00000000
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		0xE2000000
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE		0x00100000	/* 1M */
383991425feSMarian Balakowicz 
3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE	0xA0000000
3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE
3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x10000000	/* 256M */
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE	0xB0000000
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS	CONFIG_SYS_PCI2_MMIO_BASE
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE	0x10000000	/* 256M */
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE		0x00000000
3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS		0xE2100000
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE		0x00100000	/* 1M */
393991425feSMarian Balakowicz 
394991425feSMarian Balakowicz #if defined(CONFIG_PCI)
395991425feSMarian Balakowicz 
3968fe9bf61SKumar Gala #define PCI_ONE_PCI1
397991425feSMarian Balakowicz #if defined(PCI_64BIT)
398991425feSMarian Balakowicz #undef PCI_ALL_PCI1
399991425feSMarian Balakowicz #undef PCI_TWO_PCI1
400991425feSMarian Balakowicz #undef PCI_ONE_PCI1
401991425feSMarian Balakowicz #endif
402991425feSMarian Balakowicz 
403991425feSMarian Balakowicz #define CONFIG_PCI_PNP		/* do pci plug-and-play */
404162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING
405991425feSMarian Balakowicz 
406991425feSMarian Balakowicz #undef CONFIG_EEPRO100
407991425feSMarian Balakowicz #undef CONFIG_TULIP
408991425feSMarian Balakowicz 
409991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP)
410991425feSMarian Balakowicz 	#define PCI_ENET0_IOADDR	0xFIXME
411991425feSMarian Balakowicz 	#define PCI_ENET0_MEMADDR	0xFIXME
412991425feSMarian Balakowicz 	#define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
413991425feSMarian Balakowicz #endif
414991425feSMarian Balakowicz 
415991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957  /* Freescale */
417991425feSMarian Balakowicz 
418991425feSMarian Balakowicz #endif	/* CONFIG_PCI */
419991425feSMarian Balakowicz 
420991425feSMarian Balakowicz /*
421991425feSMarian Balakowicz  * TSEC configuration
422991425feSMarian Balakowicz  */
423991425feSMarian Balakowicz #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
424991425feSMarian Balakowicz 
425991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET)
426991425feSMarian Balakowicz 
427991425feSMarian Balakowicz #define CONFIG_GMII		1	/* MII PHY management */
428255a3577SKim Phillips #define CONFIG_TSEC1		1
429255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
430255a3577SKim Phillips #define CONFIG_TSEC2		1
431255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
432991425feSMarian Balakowicz #define TSEC1_PHY_ADDR		0
433991425feSMarian Balakowicz #define TSEC2_PHY_ADDR		1
434991425feSMarian Balakowicz #define TSEC1_PHYIDX		0
435991425feSMarian Balakowicz #define TSEC2_PHYIDX		0
4363a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
4373a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
438991425feSMarian Balakowicz 
439991425feSMarian Balakowicz /* Options are: TSEC[0-1] */
440991425feSMarian Balakowicz #define CONFIG_ETHPRIME		"TSEC0"
441991425feSMarian Balakowicz 
442991425feSMarian Balakowicz #endif	/* CONFIG_TSEC_ENET */
443991425feSMarian Balakowicz 
444991425feSMarian Balakowicz /*
445991425feSMarian Balakowicz  * Configure on-board RTC
446991425feSMarian Balakowicz  */
447991425feSMarian Balakowicz #define CONFIG_RTC_DS1374		/* use ds1374 rtc via i2c */
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68	/* at address 0x68 */
449991425feSMarian Balakowicz 
450991425feSMarian Balakowicz /*
451991425feSMarian Balakowicz  * Environment
452991425feSMarian Balakowicz  */
4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
4545a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
45532795ecaSJoe Hershberger 	#define CONFIG_ENV_ADDR		\
45632795ecaSJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4570e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
4580e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
459991425feSMarian Balakowicz 
460991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector	*/
4610e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
4620e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
463991425feSMarian Balakowicz 
464991425feSMarian Balakowicz #else
4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
46693f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4680e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
469991425feSMarian Balakowicz #endif
470991425feSMarian Balakowicz 
471991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
473991425feSMarian Balakowicz 
4748ea5499aSJon Loeliger 
4758ea5499aSJon Loeliger /*
476659e2f67SJon Loeliger  * BOOTP options
477659e2f67SJon Loeliger  */
478659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
479659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
480659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
481659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
482659e2f67SJon Loeliger 
483659e2f67SJon Loeliger 
484659e2f67SJon Loeliger /*
4858ea5499aSJon Loeliger  * Command line configuration.
4868ea5499aSJon Loeliger  */
4878ea5499aSJon Loeliger #include <config_cmd_default.h>
4888ea5499aSJon Loeliger 
4898ea5499aSJon Loeliger #define CONFIG_CMD_PING
4908ea5499aSJon Loeliger #define CONFIG_CMD_I2C
4918ea5499aSJon Loeliger #define CONFIG_CMD_DATE
4928ea5499aSJon Loeliger #define CONFIG_CMD_MII
4938ea5499aSJon Loeliger 
494991425feSMarian Balakowicz #if defined(CONFIG_PCI)
4958ea5499aSJon Loeliger     #define CONFIG_CMD_PCI
496991425feSMarian Balakowicz #endif
497991425feSMarian Balakowicz 
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
499bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
5008ea5499aSJon Loeliger     #undef CONFIG_CMD_LOADS
5018ea5499aSJon Loeliger #endif
5028ea5499aSJon Loeliger 
503991425feSMarian Balakowicz 
504991425feSMarian Balakowicz #undef CONFIG_WATCHDOG			/* watchdog disabled */
505991425feSMarian Balakowicz 
506991425feSMarian Balakowicz /*
507991425feSMarian Balakowicz  * Miscellaneous configurable options
508991425feSMarian Balakowicz  */
5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory */
5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
511991425feSMarian Balakowicz 
5128ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
514991425feSMarian Balakowicz #else
5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
516991425feSMarian Balakowicz #endif
517991425feSMarian Balakowicz 
51832795ecaSJoe Hershberger 				/* Print Buffer Size */
51932795ecaSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
52132795ecaSJoe Hershberger 				/* Boot Argument Buffer Size */
52232795ecaSJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
523991425feSMarian Balakowicz 
524991425feSMarian Balakowicz /*
525991425feSMarian Balakowicz  * For booting Linux, the board info and command line data
5269f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
527991425feSMarian Balakowicz  * the maximum mapped by the Linux kernel during initialization.
528991425feSMarian Balakowicz  */
52932795ecaSJoe Hershberger 				/* Initial Memory map for Linux*/
53032795ecaSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)
531991425feSMarian Balakowicz 
5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST  */
533991425feSMarian Balakowicz 
534991425feSMarian Balakowicz #if 1 /*528/264*/
5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
536991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
537991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
5388fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
539991425feSMarian Balakowicz 	HRCWL_VCO_1X2 |\
540991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_2X1)
541991425feSMarian Balakowicz #elif 0 /*396/132*/
5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
543991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
544991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
5458fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
546991425feSMarian Balakowicz 	HRCWL_VCO_1X4 |\
547991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_3X1)
548991425feSMarian Balakowicz #elif 0 /*264/132*/
5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
550991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
551991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
5528fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
553991425feSMarian Balakowicz 	HRCWL_VCO_1X4 |\
554991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_2X1)
555991425feSMarian Balakowicz #elif 0 /*132/132*/
5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
557991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
558991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
5598fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
560991425feSMarian Balakowicz 	HRCWL_VCO_1X4 |\
561991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_1X1)
562991425feSMarian Balakowicz #elif 0 /*264/264 */
5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
564991425feSMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
565991425feSMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
5668fe9bf61SKumar Gala 	HRCWL_CSB_TO_CLKIN |\
567991425feSMarian Balakowicz 	HRCWL_VCO_1X4 |\
568991425feSMarian Balakowicz 	HRCWL_CORE_TO_CSB_1X1)
569991425feSMarian Balakowicz #endif
570991425feSMarian Balakowicz 
571447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE
5726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
573447ad576SIra W. Snyder 	HRCWH_PCI_AGENT |\
574447ad576SIra W. Snyder 	HRCWH_64_BIT_PCI |\
575447ad576SIra W. Snyder 	HRCWH_PCI1_ARBITER_DISABLE |\
576447ad576SIra W. Snyder 	HRCWH_PCI2_ARBITER_DISABLE |\
577447ad576SIra W. Snyder 	HRCWH_CORE_ENABLE |\
578447ad576SIra W. Snyder 	HRCWH_FROM_0X00000100 |\
579447ad576SIra W. Snyder 	HRCWH_BOOTSEQ_DISABLE |\
580447ad576SIra W. Snyder 	HRCWH_SW_WATCHDOG_DISABLE |\
581447ad576SIra W. Snyder 	HRCWH_ROM_LOC_LOCAL_16BIT |\
582447ad576SIra W. Snyder 	HRCWH_TSEC1M_IN_GMII |\
583447ad576SIra W. Snyder 	HRCWH_TSEC2M_IN_GMII)
584447ad576SIra W. Snyder #else
585991425feSMarian Balakowicz #if defined(PCI_64BIT)
5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
587991425feSMarian Balakowicz 	HRCWH_PCI_HOST |\
588991425feSMarian Balakowicz 	HRCWH_64_BIT_PCI |\
589991425feSMarian Balakowicz 	HRCWH_PCI1_ARBITER_ENABLE |\
590991425feSMarian Balakowicz 	HRCWH_PCI2_ARBITER_DISABLE |\
591991425feSMarian Balakowicz 	HRCWH_CORE_ENABLE |\
592991425feSMarian Balakowicz 	HRCWH_FROM_0X00000100 |\
593991425feSMarian Balakowicz 	HRCWH_BOOTSEQ_DISABLE |\
594991425feSMarian Balakowicz 	HRCWH_SW_WATCHDOG_DISABLE |\
595991425feSMarian Balakowicz 	HRCWH_ROM_LOC_LOCAL_16BIT |\
596991425feSMarian Balakowicz 	HRCWH_TSEC1M_IN_GMII |\
597991425feSMarian Balakowicz 	HRCWH_TSEC2M_IN_GMII)
598991425feSMarian Balakowicz #else
5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
600991425feSMarian Balakowicz 	HRCWH_PCI_HOST |\
601991425feSMarian Balakowicz 	HRCWH_32_BIT_PCI |\
602991425feSMarian Balakowicz 	HRCWH_PCI1_ARBITER_ENABLE |\
603991425feSMarian Balakowicz 	HRCWH_PCI2_ARBITER_ENABLE |\
604991425feSMarian Balakowicz 	HRCWH_CORE_ENABLE |\
605991425feSMarian Balakowicz 	HRCWH_FROM_0X00000100 |\
606991425feSMarian Balakowicz 	HRCWH_BOOTSEQ_DISABLE |\
607991425feSMarian Balakowicz 	HRCWH_SW_WATCHDOG_DISABLE |\
608991425feSMarian Balakowicz 	HRCWH_ROM_LOC_LOCAL_16BIT |\
609991425feSMarian Balakowicz 	HRCWH_TSEC1M_IN_GMII |\
610991425feSMarian Balakowicz 	HRCWH_TSEC2M_IN_GMII)
611447ad576SIra W. Snyder #endif /* PCI_64BIT */
612447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */
613991425feSMarian Balakowicz 
614a5fe514eSLee Nipper /*
615a5fe514eSLee Nipper  * System performance
616a5fe514eSLee Nipper  */
6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count (0-7) */
6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP	3	/* TSEC1 emergency priority (0-3) */
6206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP	3	/* TSEC2 emergency priority (0-3) */
6216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM	1	/* TSEC1 clock mode (0-3) */
6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM	1	/* TSEC2 & I2C0 clock mode (0-3) */
623a5fe514eSLee Nipper 
624991425feSMarian Balakowicz /* System IO Config */
6253c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0
6266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A
627991425feSMarian Balakowicz 
6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
62932795ecaSJoe Hershberger #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK \
63032795ecaSJoe Hershberger 				| HID0_ENABLE_INSTRUCTION_CACHE)
631991425feSMarian Balakowicz 
6326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL	(\
633991425feSMarian Balakowicz 	HID0_ENABLE_INSTRUCTION_CACHE |\
634991425feSMarian Balakowicz 	HID0_ENABLE_M_BIT |\
635991425feSMarian Balakowicz 	HID0_ENABLE_ADDRESS_BROADCAST) */
636991425feSMarian Balakowicz 
637991425feSMarian Balakowicz 
6386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE
63931d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
640991425feSMarian Balakowicz 
641991425feSMarian Balakowicz /* DDR @ 0x00000000 */
64232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
64372cd4087SJoe Hershberger 				| BATL_PP_RW \
64432795ecaSJoe Hershberger 				| BATL_MEMCOHERENCE)
64532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
64632795ecaSJoe Hershberger 				| BATU_BL_256M \
64732795ecaSJoe Hershberger 				| BATU_VS \
64832795ecaSJoe Hershberger 				| BATU_VP)
649991425feSMarian Balakowicz 
650991425feSMarian Balakowicz /* PCI @ 0x80000000 */
651991425feSMarian Balakowicz #ifdef CONFIG_PCI
652842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
65332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE \
65472cd4087SJoe Hershberger 				| BATL_PP_RW \
65532795ecaSJoe Hershberger 				| BATL_MEMCOHERENCE)
65632795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE \
65732795ecaSJoe Hershberger 				| BATU_BL_256M \
65832795ecaSJoe Hershberger 				| BATU_VS \
65932795ecaSJoe Hershberger 				| BATU_VP)
66032795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE \
66172cd4087SJoe Hershberger 				| BATL_PP_RW \
66232795ecaSJoe Hershberger 				| BATL_CACHEINHIBIT \
66332795ecaSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
66432795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE \
66532795ecaSJoe Hershberger 				| BATU_BL_256M \
66632795ecaSJoe Hershberger 				| BATU_VS \
66732795ecaSJoe Hershberger 				| BATU_VP)
668991425feSMarian Balakowicz #else
6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L	(0)
6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U	(0)
6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(0)
6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	(0)
673991425feSMarian Balakowicz #endif
674991425feSMarian Balakowicz 
6758fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2
67632795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_PCI2_MEM_BASE \
67772cd4087SJoe Hershberger 				| BATL_PP_RW \
67832795ecaSJoe Hershberger 				| BATL_MEMCOHERENCE)
67932795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_PCI2_MEM_BASE \
68032795ecaSJoe Hershberger 				| BATU_BL_256M \
68132795ecaSJoe Hershberger 				| BATU_VS \
68232795ecaSJoe Hershberger 				| BATU_VP)
68332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI2_MMIO_BASE \
68472cd4087SJoe Hershberger 				| BATL_PP_RW \
68532795ecaSJoe Hershberger 				| BATL_CACHEINHIBIT \
68632795ecaSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
68732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI2_MMIO_BASE \
68832795ecaSJoe Hershberger 				| BATU_BL_256M \
68932795ecaSJoe Hershberger 				| BATU_VS \
69032795ecaSJoe Hershberger 				| BATU_VP)
6918fe9bf61SKumar Gala #else
6926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(0)
6936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(0)
6946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(0)
6956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(0)
6968fe9bf61SKumar Gala #endif
697991425feSMarian Balakowicz 
6988fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
69932795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR \
70072cd4087SJoe Hershberger 				| BATL_PP_RW \
70132795ecaSJoe Hershberger 				| BATL_CACHEINHIBIT \
70232795ecaSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
70332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR \
70432795ecaSJoe Hershberger 				| BATU_BL_256M \
70532795ecaSJoe Hershberger 				| BATU_VS \
70632795ecaSJoe Hershberger 				| BATU_VP)
707991425feSMarian Balakowicz 
7088fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
70932795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6L	(0xF0000000 \
71072cd4087SJoe Hershberger 				| BATL_PP_RW \
71172cd4087SJoe Hershberger 				| BATL_MEMCOHERENCE \
71272cd4087SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
71332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6U	(0xF0000000 \
71432795ecaSJoe Hershberger 				| BATU_BL_256M \
71532795ecaSJoe Hershberger 				| BATU_VS \
71632795ecaSJoe Hershberger 				| BATU_VP)
717991425feSMarian Balakowicz 
7186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
7196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
720991425feSMarian Balakowicz 
7216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
7226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
7236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
7246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
7256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
7266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
7276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
7286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
7296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
7306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
7316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
7326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
7336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
7346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
7356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
7366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
737991425feSMarian Balakowicz 
7388ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
739991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
740991425feSMarian Balakowicz #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
741991425feSMarian Balakowicz #endif
742991425feSMarian Balakowicz 
743991425feSMarian Balakowicz /*
744991425feSMarian Balakowicz  * Environment Configuration
745991425feSMarian Balakowicz  */
746991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE
747991425feSMarian Balakowicz 
748991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET)
749991425feSMarian Balakowicz #define CONFIG_HAS_ETH1
75010327dc5SAndy Fleming #define CONFIG_HAS_ETH0
751991425feSMarian Balakowicz #endif
752991425feSMarian Balakowicz 
753991425feSMarian Balakowicz #define CONFIG_HOSTNAME		mpc8349emds
7548b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfsroot/rootfs"
755b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
756991425feSMarian Balakowicz 
75779f516bcSKim Phillips #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
758991425feSMarian Balakowicz 
759991425feSMarian Balakowicz #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
760991425feSMarian Balakowicz #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
761991425feSMarian Balakowicz 
762991425feSMarian Balakowicz #define CONFIG_BAUDRATE	 115200
763991425feSMarian Balakowicz 
764991425feSMarian Balakowicz #define CONFIG_PREBOOT	"echo;"	\
76532bf3d14SWolfgang Denk 	"echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
766991425feSMarian Balakowicz 	"echo"
767991425feSMarian Balakowicz 
768991425feSMarian Balakowicz #define	CONFIG_EXTRA_ENV_SETTINGS					\
769991425feSMarian Balakowicz 	"netdev=eth0\0"							\
770991425feSMarian Balakowicz 	"hostname=mpc8349emds\0"					\
771991425feSMarian Balakowicz 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
772991425feSMarian Balakowicz 		"nfsroot=${serverip}:${rootpath}\0"			\
773991425feSMarian Balakowicz 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
774991425feSMarian Balakowicz 	"addip=setenv bootargs ${bootargs} "				\
775991425feSMarian Balakowicz 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
776991425feSMarian Balakowicz 		":${hostname}:${netdev}:off panic=1\0"			\
777991425feSMarian Balakowicz 	"addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
778991425feSMarian Balakowicz 	"flash_nfs=run nfsargs addip addtty;"				\
779991425feSMarian Balakowicz 		"bootm ${kernel_addr}\0"				\
780991425feSMarian Balakowicz 	"flash_self=run ramargs addip addtty;"				\
781991425feSMarian Balakowicz 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
782991425feSMarian Balakowicz 	"net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"	\
783991425feSMarian Balakowicz 		"bootm\0"						\
784991425feSMarian Balakowicz 	"load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0"		\
785991425feSMarian Balakowicz 	"update=protect off fe000000 fe03ffff; "			\
786991425feSMarian Balakowicz 		"era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
787d8ab58b2SDetlev Zundel 	"upd=run load update\0"						\
78879f516bcSKim Phillips 	"fdtaddr=780000\0"						\
789cc861f71SKim Phillips 	"fdtfile=mpc834x_mds.dtb\0"					\
790991425feSMarian Balakowicz 	""
791991425feSMarian Balakowicz 
792bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND						\
793bf0b542dSKim Phillips 	"setenv bootargs root=/dev/nfs rw "				\
794bf0b542dSKim Phillips 		"nfsroot=$serverip:$rootpath "				\
79532795ecaSJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
79632795ecaSJoe Hershberger 							"$netdev:off "	\
797bf0b542dSKim Phillips 		"console=$consoledev,$baudrate $othbootargs;"		\
798bf0b542dSKim Phillips 	"tftp $loadaddr $bootfile;"					\
799bf0b542dSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
800bf0b542dSKim Phillips 	"bootm $loadaddr - $fdtaddr"
801bf0b542dSKim Phillips 
802bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND						\
803bf0b542dSKim Phillips 	"setenv bootargs root=/dev/ram rw "				\
804bf0b542dSKim Phillips 		"console=$consoledev,$baudrate $othbootargs;"		\
805bf0b542dSKim Phillips 	"tftp $ramdiskaddr $ramdiskfile;"				\
806bf0b542dSKim Phillips 	"tftp $loadaddr $bootfile;"					\
807bf0b542dSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
808bf0b542dSKim Phillips 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
809bf0b542dSKim Phillips 
810991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND	"run flash_self"
811991425feSMarian Balakowicz 
812991425feSMarian Balakowicz #endif	/* __CONFIG_H */
813