1991425feSMarian Balakowicz /* 22ae18241SWolfgang Denk * (C) Copyright 2006-2010 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6991425feSMarian Balakowicz */ 7991425feSMarian Balakowicz 8991425feSMarian Balakowicz /* 9991425feSMarian Balakowicz * mpc8349emds board configuration file 10991425feSMarian Balakowicz * 11991425feSMarian Balakowicz */ 12991425feSMarian Balakowicz 13991425feSMarian Balakowicz #ifndef __CONFIG_H 14991425feSMarian Balakowicz #define __CONFIG_H 15991425feSMarian Balakowicz 16fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO 17fdfaa29eSKim Phillips 18991425feSMarian Balakowicz /* 19991425feSMarian Balakowicz * High Level Configuration Options 20991425feSMarian Balakowicz */ 21991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 222c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x family */ 23991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 24991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 25991425feSMarian Balakowicz 262ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 272ae18241SWolfgang Denk 282ae18241SWolfgang Denk #define CONFIG_PCI_66M 292ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 30991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 31991425feSMarian Balakowicz #else 32991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 33991425feSMarian Balakowicz #endif 34991425feSMarian Balakowicz 35447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 36447ad576SIra W. Snyder #define CONFIG_PCI 37447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 38447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 39447ad576SIra W. Snyder 40991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 412ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 42991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 438fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 44991425feSMarian Balakowicz #else 45991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 468fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 47991425feSMarian Balakowicz #endif 48991425feSMarian Balakowicz #endif 49991425feSMarian Balakowicz 50991425feSMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 51991425feSMarian Balakowicz 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 53991425feSMarian Balakowicz 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 57991425feSMarian Balakowicz 58991425feSMarian Balakowicz /* 59991425feSMarian Balakowicz * DDR Setup 60991425feSMarian Balakowicz */ 618d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 62d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 63991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 64991425feSMarian Balakowicz 65dc9e499cSRafal Jaworowski /* 665614e71bSYork Sun * define CONFIG_SYS_FSL_DDR2 to use unified DDR driver 67d4b91066SYork Sun * undefine it to use old spd_sdram.c 68d4b91066SYork Sun */ 695614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2 705614e71bSYork Sun #ifdef CONFIG_SYS_FSL_DDR2 711df99080SYork Sun #define CONFIG_SYS_FSL_DDRC_GEN2 72d4b91066SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 73d4b91066SYork Sun #define SPD_EEPROM_ADDRESS1 0x52 74d4b91066SYork Sun #define SPD_EEPROM_ADDRESS2 0x51 75d4b91066SYork Sun #define CONFIG_NUM_DDR_CONTROLLERS 1 76d4b91066SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 77d4b91066SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 78d4b91066SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 79d4b91066SYork Sun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 80d4b91066SYork Sun #endif 81d4b91066SYork Sun 82d4b91066SYork Sun /* 83dc9e499cSRafal Jaworowski * 32-bit data path mode. 84dc9e499cSRafal Jaworowski * 85dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 86dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 87dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 88dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 89dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 90dc9e499cSRafal Jaworowski * data path. 91dc9e499cSRafal Jaworowski */ 92dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 93dc9e499cSRafal Jaworowski 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 9732795ecaSJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ 9832795ecaSJoe Hershberger | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 99991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 100991425feSMarian Balakowicz 1018d172c0fSXie Xiaobo /* 1028d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 1038d172c0fSXie Xiaobo */ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 1058d172c0fSXie Xiaobo 106991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 107991425feSMarian Balakowicz /* 108991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 109991425feSMarian Balakowicz */ 110991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 111991425feSMarian Balakowicz #else 112991425feSMarian Balakowicz /* 113991425feSMarian Balakowicz * Manually set up DDR parameters 114991425feSMarian Balakowicz */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1168d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1308d172c0fSXie Xiaobo #else 1312e651b24SJoe Hershberger #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ 13232795ecaSJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 13332795ecaSJoe Hershberger | CSCONFIG_COL_BIT_10) 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 138dc9e499cSRafal Jaworowski 139dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 140dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 14132795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 8 burst len */ 14232795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000023 143dc9e499cSRafal Jaworowski #else 144dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 14532795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 4 burst len */ 14632795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000022 147dc9e499cSRafal Jaworowski #endif 148991425feSMarian Balakowicz #endif 1498d172c0fSXie Xiaobo #endif 150991425feSMarian Balakowicz 151991425feSMarian Balakowicz /* 152991425feSMarian Balakowicz * SDRAM on the Local Bus 153991425feSMarian Balakowicz */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 156991425feSMarian Balakowicz 157991425feSMarian Balakowicz /* 158991425feSMarian Balakowicz * FLASH on the Local Bus 159991425feSMarian Balakowicz */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 16100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 166991425feSMarian Balakowicz 1677d6a0982SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 1687d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 1697d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 1707d6a0982SJoe Hershberger | BR_V) /* valid */ 1717d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 17232795ecaSJoe Hershberger | OR_UPM_XAM \ 17332795ecaSJoe Hershberger | OR_GPCM_CSNT \ 17432795ecaSJoe Hershberger | OR_GPCM_ACS_DIV2 \ 17532795ecaSJoe Hershberger | OR_GPCM_XACS \ 17632795ecaSJoe Hershberger | OR_GPCM_SCY_15 \ 1777d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 1787d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 17932795ecaSJoe Hershberger | OR_GPCM_EAD) 1807d6a0982SJoe Hershberger 18132795ecaSJoe Hershberger /* window base at flash base */ 18232795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 1837d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 184991425feSMarian Balakowicz 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 187991425feSMarian Balakowicz 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 191991425feSMarian Balakowicz 19214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 193991425feSMarian Balakowicz 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 196991425feSMarian Balakowicz #else 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 198991425feSMarian Balakowicz #endif 199991425feSMarian Balakowicz 200991425feSMarian Balakowicz /* 201991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 202991425feSMarian Balakowicz */ 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 20432795ecaSJoe Hershberger /* Access window base at BCSR base */ 20532795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 2067d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 2077d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 2087d6a0982SJoe Hershberger | BR_PS_8 \ 2097d6a0982SJoe Hershberger | BR_MS_GPCM \ 2107d6a0982SJoe Hershberger | BR_V) 2117d6a0982SJoe Hershberger /* 0x00000801 */ 2127d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2137d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2147d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2157d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2167d6a0982SJoe Hershberger | OR_GPCM_TRLX_CLEAR \ 2177d6a0982SJoe Hershberger | OR_GPCM_EHTR_CLEAR) 2187d6a0982SJoe Hershberger /* 0xFFFFE8F0 */ 219991425feSMarian Balakowicz 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 22132795ecaSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ 222553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 223991425feSMarian Balakowicz 22432795ecaSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 22532795ecaSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 227991425feSMarian Balakowicz 228*16c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 229c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 230991425feSMarian Balakowicz 231991425feSMarian Balakowicz /* 232991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 233991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 234991425feSMarian Balakowicz * External Local Bus rate is 235991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 236991425feSMarian Balakowicz */ 237c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 238c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 240991425feSMarian Balakowicz 2418d172c0fSXie Xiaobo /* 2428d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2448d172c0fSXie Xiaobo */ 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 246991425feSMarian Balakowicz 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 248991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 249991425feSMarian Balakowicz /* 250991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 252991425feSMarian Balakowicz * 253991425feSMarian Balakowicz * For BR2, need: 254991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 255991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 256991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 257991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 258991425feSMarian Balakowicz * Valid = BR[31] = 1 259991425feSMarian Balakowicz * 260991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 261991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 262991425feSMarian Balakowicz */ 263991425feSMarian Balakowicz 2647d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ 2657d6a0982SJoe Hershberger | BR_PS_32 /* 32-bit port */ \ 2667d6a0982SJoe Hershberger | BR_MS_SDRAM /* MSEL = SDRAM */ \ 2677d6a0982SJoe Hershberger | BR_V) /* Valid */ 2687d6a0982SJoe Hershberger /* 0xF0001861 */ 2697d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 2707d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 271991425feSMarian Balakowicz 272991425feSMarian Balakowicz /* 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 274991425feSMarian Balakowicz * 275991425feSMarian Balakowicz * For OR2, need: 276991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 277991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 278991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 279991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 280991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 281991425feSMarian Balakowicz * 282991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 283991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 284991425feSMarian Balakowicz */ 285991425feSMarian Balakowicz 2867d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \ 2877d6a0982SJoe Hershberger | OR_SDRAM_XAM \ 2887d6a0982SJoe Hershberger | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ 2897d6a0982SJoe Hershberger | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ 2907d6a0982SJoe Hershberger | OR_SDRAM_EAD) 2917d6a0982SJoe Hershberger /* 0xFC006901 */ 292991425feSMarian Balakowicz 29332795ecaSJoe Hershberger /* LB sdram refresh timer, about 6us */ 29432795ecaSJoe Hershberger #define CONFIG_SYS_LBC_LSRT 0x32000000 29532795ecaSJoe Hershberger /* LB refresh timer prescal, 266MHz/32 */ 29632795ecaSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR 0x20000000 297991425feSMarian Balakowicz 298540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ 299540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 300540dcf1cSKumar Gala | LSDMR_RFCR8 \ 301540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 302540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 303540dcf1cSKumar Gala | LSDMR_BL8 \ 304540dcf1cSKumar Gala | LSDMR_WRC3 \ 30532795ecaSJoe Hershberger | LSDMR_CL3) 306991425feSMarian Balakowicz 307991425feSMarian Balakowicz /* 308991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 309991425feSMarian Balakowicz */ 310540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 311540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 312540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 313540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 314540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 315991425feSMarian Balakowicz #endif 316991425feSMarian Balakowicz 317991425feSMarian Balakowicz /* 318991425feSMarian Balakowicz * Serial Port 319991425feSMarian Balakowicz */ 320991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 324991425feSMarian Balakowicz 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 326991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 327991425feSMarian Balakowicz 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 330991425feSMarian Balakowicz 33122d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 332a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 333991425feSMarian Balakowicz 334991425feSMarian Balakowicz /* I2C */ 33500f792e0SHeiko Schocher #define CONFIG_SYS_I2C 33600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 33700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 33800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 33900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 34000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 34100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 34200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 34300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 344991425feSMarian Balakowicz 34580ddd226SBen Warren /* SPI */ 3468931ab17SBen Warren #define CONFIG_MPC8XXX_SPI 34780ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 34880ddd226SBen Warren 34980ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 35380ddd226SBen Warren 354991425feSMarian Balakowicz /* TSEC */ 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 359991425feSMarian Balakowicz 3608fe9bf61SKumar Gala /* USB */ 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 362991425feSMarian Balakowicz 363991425feSMarian Balakowicz /* 364991425feSMarian Balakowicz * General PCI 365991425feSMarian Balakowicz * Addresses are mapped 1-1. 366991425feSMarian Balakowicz */ 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 376991425feSMarian Balakowicz 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 386991425feSMarian Balakowicz 387991425feSMarian Balakowicz #if defined(CONFIG_PCI) 388991425feSMarian Balakowicz 3898fe9bf61SKumar Gala #define PCI_ONE_PCI1 390991425feSMarian Balakowicz #if defined(PCI_64BIT) 391991425feSMarian Balakowicz #undef PCI_ALL_PCI1 392991425feSMarian Balakowicz #undef PCI_TWO_PCI1 393991425feSMarian Balakowicz #undef PCI_ONE_PCI1 394991425feSMarian Balakowicz #endif 395991425feSMarian Balakowicz 396991425feSMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 397162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 398991425feSMarian Balakowicz 399991425feSMarian Balakowicz #undef CONFIG_EEPRO100 400991425feSMarian Balakowicz #undef CONFIG_TULIP 401991425feSMarian Balakowicz 402991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 403991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 404991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 405991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 406991425feSMarian Balakowicz #endif 407991425feSMarian Balakowicz 408991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 410991425feSMarian Balakowicz 411991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 412991425feSMarian Balakowicz 413991425feSMarian Balakowicz /* 414991425feSMarian Balakowicz * TSEC configuration 415991425feSMarian Balakowicz */ 416991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 417991425feSMarian Balakowicz 418991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 419991425feSMarian Balakowicz 420991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 421255a3577SKim Phillips #define CONFIG_TSEC1 1 422255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 423255a3577SKim Phillips #define CONFIG_TSEC2 1 424255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 425991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 426991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 427991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 428991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4293a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4303a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 431991425feSMarian Balakowicz 432991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 433991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 434991425feSMarian Balakowicz 435991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 436991425feSMarian Balakowicz 437991425feSMarian Balakowicz /* 438991425feSMarian Balakowicz * Configure on-board RTC 439991425feSMarian Balakowicz */ 440991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 442991425feSMarian Balakowicz 443991425feSMarian Balakowicz /* 444991425feSMarian Balakowicz * Environment 445991425feSMarian Balakowicz */ 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4475a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 44832795ecaSJoe Hershberger #define CONFIG_ENV_ADDR \ 44932795ecaSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4500e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4510e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 452991425feSMarian Balakowicz 453991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4540e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4550e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 456991425feSMarian Balakowicz 457991425feSMarian Balakowicz #else 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 45993f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4610e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 462991425feSMarian Balakowicz #endif 463991425feSMarian Balakowicz 464991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 466991425feSMarian Balakowicz 4678ea5499aSJon Loeliger /* 468659e2f67SJon Loeliger * BOOTP options 469659e2f67SJon Loeliger */ 470659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 471659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 472659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 473659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 474659e2f67SJon Loeliger 475659e2f67SJon Loeliger /* 4768ea5499aSJon Loeliger * Command line configuration. 4778ea5499aSJon Loeliger */ 4788ea5499aSJon Loeliger #define CONFIG_CMD_DATE 4798ea5499aSJon Loeliger 480991425feSMarian Balakowicz #if defined(CONFIG_PCI) 4818ea5499aSJon Loeliger #define CONFIG_CMD_PCI 482991425feSMarian Balakowicz #endif 483991425feSMarian Balakowicz 484991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 485991425feSMarian Balakowicz 486991425feSMarian Balakowicz /* 487991425feSMarian Balakowicz * Miscellaneous configurable options 488991425feSMarian Balakowicz */ 4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 491991425feSMarian Balakowicz 4928ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 494991425feSMarian Balakowicz #else 4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 496991425feSMarian Balakowicz #endif 497991425feSMarian Balakowicz 49832795ecaSJoe Hershberger /* Print Buffer Size */ 49932795ecaSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 50132795ecaSJoe Hershberger /* Boot Argument Buffer Size */ 50232795ecaSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 503991425feSMarian Balakowicz 504991425feSMarian Balakowicz /* 505991425feSMarian Balakowicz * For booting Linux, the board info and command line data 5069f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 507991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 508991425feSMarian Balakowicz */ 50932795ecaSJoe Hershberger /* Initial Memory map for Linux*/ 51032795ecaSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 511991425feSMarian Balakowicz 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 513991425feSMarian Balakowicz 514991425feSMarian Balakowicz #if 1 /*528/264*/ 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 516991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 517991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5188fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 519991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 520991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 521991425feSMarian Balakowicz #elif 0 /*396/132*/ 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 523991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 524991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5258fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 526991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 527991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 528991425feSMarian Balakowicz #elif 0 /*264/132*/ 5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 530991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 531991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5328fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 533991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 534991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 535991425feSMarian Balakowicz #elif 0 /*132/132*/ 5366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 537991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 538991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5398fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 540991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 541991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 542991425feSMarian Balakowicz #elif 0 /*264/264 */ 5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 544991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 545991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5468fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 547991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 548991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 549991425feSMarian Balakowicz #endif 550991425feSMarian Balakowicz 551447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 553447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 554447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 555447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 556447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 557447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 558447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 559447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 560447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 561447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 562447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 563447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII) 564447ad576SIra W. Snyder #else 565991425feSMarian Balakowicz #if defined(PCI_64BIT) 5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 567991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 568991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 569991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 570991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 571991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 572991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 573991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 574991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 575991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 576991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 577991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 578991425feSMarian Balakowicz #else 5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 580991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 581991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 582991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 583991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 584991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 585991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 586991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 587991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 588991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 589991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 590991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 591447ad576SIra W. Snyder #endif /* PCI_64BIT */ 592447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 593991425feSMarian Balakowicz 594a5fe514eSLee Nipper /* 595a5fe514eSLee Nipper * System performance 596a5fe514eSLee Nipper */ 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 603a5fe514eSLee Nipper 604991425feSMarian Balakowicz /* System IO Config */ 6053c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 607991425feSMarian Balakowicz 6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 60932795ecaSJoe Hershberger #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 61032795ecaSJoe Hershberger | HID0_ENABLE_INSTRUCTION_CACHE) 611991425feSMarian Balakowicz 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 613991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 614991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 615991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST) */ 616991425feSMarian Balakowicz 6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 61831d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 619991425feSMarian Balakowicz 620991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 62132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 62272cd4087SJoe Hershberger | BATL_PP_RW \ 62332795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 62432795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 62532795ecaSJoe Hershberger | BATU_BL_256M \ 62632795ecaSJoe Hershberger | BATU_VS \ 62732795ecaSJoe Hershberger | BATU_VP) 628991425feSMarian Balakowicz 629991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 630991425feSMarian Balakowicz #ifdef CONFIG_PCI 631842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 63232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 63372cd4087SJoe Hershberger | BATL_PP_RW \ 63432795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 63532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 63632795ecaSJoe Hershberger | BATU_BL_256M \ 63732795ecaSJoe Hershberger | BATU_VS \ 63832795ecaSJoe Hershberger | BATU_VP) 63932795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 64072cd4087SJoe Hershberger | BATL_PP_RW \ 64132795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 64232795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 64332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 64432795ecaSJoe Hershberger | BATU_BL_256M \ 64532795ecaSJoe Hershberger | BATU_VS \ 64632795ecaSJoe Hershberger | BATU_VP) 647991425feSMarian Balakowicz #else 6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 652991425feSMarian Balakowicz #endif 653991425feSMarian Balakowicz 6548fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 65532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 65672cd4087SJoe Hershberger | BATL_PP_RW \ 65732795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 65832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 65932795ecaSJoe Hershberger | BATU_BL_256M \ 66032795ecaSJoe Hershberger | BATU_VS \ 66132795ecaSJoe Hershberger | BATU_VP) 66232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 66372cd4087SJoe Hershberger | BATL_PP_RW \ 66432795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 66532795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 66632795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 66732795ecaSJoe Hershberger | BATU_BL_256M \ 66832795ecaSJoe Hershberger | BATU_VS \ 66932795ecaSJoe Hershberger | BATU_VP) 6708fe9bf61SKumar Gala #else 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6758fe9bf61SKumar Gala #endif 676991425feSMarian Balakowicz 6778fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 67832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 67972cd4087SJoe Hershberger | BATL_PP_RW \ 68032795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 68132795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 68232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 68332795ecaSJoe Hershberger | BATU_BL_256M \ 68432795ecaSJoe Hershberger | BATU_VS \ 68532795ecaSJoe Hershberger | BATU_VP) 686991425feSMarian Balakowicz 6878fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 68832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6L (0xF0000000 \ 68972cd4087SJoe Hershberger | BATL_PP_RW \ 69072cd4087SJoe Hershberger | BATL_MEMCOHERENCE \ 69172cd4087SJoe Hershberger | BATL_GUARDEDSTORAGE) 69232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6U (0xF0000000 \ 69332795ecaSJoe Hershberger | BATU_BL_256M \ 69432795ecaSJoe Hershberger | BATU_VS \ 69532795ecaSJoe Hershberger | BATU_VP) 696991425feSMarian Balakowicz 6976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 699991425feSMarian Balakowicz 7006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 7016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 7026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 7036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 7046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 7056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 7066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 7076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 7086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 7096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 7106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 7116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 7126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 7136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 7146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 7156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 716991425feSMarian Balakowicz 7178ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 718991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 719991425feSMarian Balakowicz #endif 720991425feSMarian Balakowicz 721991425feSMarian Balakowicz /* 722991425feSMarian Balakowicz * Environment Configuration 723991425feSMarian Balakowicz */ 724991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 725991425feSMarian Balakowicz 726991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 727991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 72810327dc5SAndy Fleming #define CONFIG_HAS_ETH0 729991425feSMarian Balakowicz #endif 730991425feSMarian Balakowicz 731991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 7328b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot/rootfs" 733b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 734991425feSMarian Balakowicz 73579f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 736991425feSMarian Balakowicz 737991425feSMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 738991425feSMarian Balakowicz 739991425feSMarian Balakowicz #define CONFIG_BAUDRATE 115200 740991425feSMarian Balakowicz 741991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 74232bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 743991425feSMarian Balakowicz "echo" 744991425feSMarian Balakowicz 745991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 746991425feSMarian Balakowicz "netdev=eth0\0" \ 747991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 748991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 749991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 750991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 751991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 752991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 753991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 754991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 755991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 756991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 757991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 758991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 759991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 760991425feSMarian Balakowicz "bootm\0" \ 761991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 762991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 763991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ 764d8ab58b2SDetlev Zundel "upd=run load update\0" \ 76579f516bcSKim Phillips "fdtaddr=780000\0" \ 766cc861f71SKim Phillips "fdtfile=mpc834x_mds.dtb\0" \ 767991425feSMarian Balakowicz "" 768991425feSMarian Balakowicz 769bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 770bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 771bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 77232795ecaSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 77332795ecaSJoe Hershberger "$netdev:off " \ 774bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 775bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 776bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 777bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 778bf0b542dSKim Phillips 779bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 780bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 781bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 782bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 783bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 784bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 785bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 786bf0b542dSKim Phillips 787991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 788991425feSMarian Balakowicz 789991425feSMarian Balakowicz #endif /* __CONFIG_H */ 790