1991425feSMarian Balakowicz /* 22ae18241SWolfgang Denk * (C) Copyright 2006-2010 3991425feSMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4991425feSMarian Balakowicz * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6991425feSMarian Balakowicz */ 7991425feSMarian Balakowicz 8991425feSMarian Balakowicz /* 9991425feSMarian Balakowicz * mpc8349emds board configuration file 10991425feSMarian Balakowicz * 11991425feSMarian Balakowicz */ 12991425feSMarian Balakowicz 13991425feSMarian Balakowicz #ifndef __CONFIG_H 14991425feSMarian Balakowicz #define __CONFIG_H 15991425feSMarian Balakowicz 16991425feSMarian Balakowicz /* 17991425feSMarian Balakowicz * High Level Configuration Options 18991425feSMarian Balakowicz */ 19991425feSMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 202c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x family */ 21991425feSMarian Balakowicz #define CONFIG_MPC8349 1 /* MPC8349 specific */ 22991425feSMarian Balakowicz #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */ 23991425feSMarian Balakowicz 242ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 252ae18241SWolfgang Denk 262ae18241SWolfgang Denk #define CONFIG_PCI_66M 272ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 28991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 29991425feSMarian Balakowicz #else 30991425feSMarian Balakowicz #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 31991425feSMarian Balakowicz #endif 32991425feSMarian Balakowicz 33447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 34447ad576SIra W. Snyder #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ 35447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 36447ad576SIra W. Snyder 37991425feSMarian Balakowicz #ifndef CONFIG_SYS_CLK_FREQ 382ae18241SWolfgang Denk #ifdef CONFIG_PCI_66M 39991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 66000000 408fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 41991425feSMarian Balakowicz #else 42991425feSMarian Balakowicz #define CONFIG_SYS_CLK_FREQ 33000000 438fe9bf61SKumar Gala #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 44991425feSMarian Balakowicz #endif 45991425feSMarian Balakowicz #endif 46991425feSMarian Balakowicz 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 48991425feSMarian Balakowicz 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 52991425feSMarian Balakowicz 53991425feSMarian Balakowicz /* 54991425feSMarian Balakowicz * DDR Setup 55991425feSMarian Balakowicz */ 568d172c0fSXie Xiaobo #define CONFIG_DDR_ECC /* support DDR ECC function */ 57d326f4a2SMarian Balakowicz #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 58991425feSMarian Balakowicz #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 59991425feSMarian Balakowicz 60dc9e499cSRafal Jaworowski /* 61*d26e34c4SYork Sun * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver 62*d26e34c4SYork Sun * unselect it to use old spd_sdram.c 63d4b91066SYork Sun */ 64d4b91066SYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 65d4b91066SYork Sun #define SPD_EEPROM_ADDRESS1 0x52 66d4b91066SYork Sun #define SPD_EEPROM_ADDRESS2 0x51 67d4b91066SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 68d4b91066SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 69d4b91066SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 70d4b91066SYork Sun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 71d4b91066SYork Sun 72d4b91066SYork Sun /* 73dc9e499cSRafal Jaworowski * 32-bit data path mode. 74dc9e499cSRafal Jaworowski * 75dc9e499cSRafal Jaworowski * Please note that using this mode for devices with the real density of 64-bit 76dc9e499cSRafal Jaworowski * effectively reduces the amount of available memory due to the effect of 77dc9e499cSRafal Jaworowski * wrapping around while translating address to row/columns, for example in the 78dc9e499cSRafal Jaworowski * 256MB module the upper 128MB get aliased with contents of the lower 79dc9e499cSRafal Jaworowski * 128MB); normally this define should be used for devices with real 32-bit 80dc9e499cSRafal Jaworowski * data path. 81dc9e499cSRafal Jaworowski */ 82dc9e499cSRafal Jaworowski #undef CONFIG_DDR_32BIT 83dc9e499cSRafal Jaworowski 846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 8732795ecaSJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ 8832795ecaSJoe Hershberger | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) 89991425feSMarian Balakowicz #undef CONFIG_DDR_2T_TIMING 90991425feSMarian Balakowicz 918d172c0fSXie Xiaobo /* 928d172c0fSXie Xiaobo * DDRCDR - DDR Control Driver Register 938d172c0fSXie Xiaobo */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 958d172c0fSXie Xiaobo 96991425feSMarian Balakowicz #if defined(CONFIG_SPD_EEPROM) 97991425feSMarian Balakowicz /* 98991425feSMarian Balakowicz * Determine DDR configuration from I2C interface. 99991425feSMarian Balakowicz */ 100991425feSMarian Balakowicz #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 101991425feSMarian Balakowicz #else 102991425feSMarian Balakowicz /* 103991425feSMarian Balakowicz * Manually set up DDR parameters 104991425feSMarian Balakowicz */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 1068d172c0fSXie Xiaobo #if defined(CONFIG_DDR_II) 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x80080001 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x38357322 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x47d00432 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1208d172c0fSXie Xiaobo #else 1212e651b24SJoe Hershberger #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ 12232795ecaSJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 12332795ecaSJoe Hershberger | CSCONFIG_COL_BIT_10) 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x36332321 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 128dc9e499cSRafal Jaworowski 129dc9e499cSRafal Jaworowski #if defined(CONFIG_DDR_32BIT) 130dc9e499cSRafal Jaworowski /* set burst length to 8 for 32-bit data path */ 13132795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 8 burst len */ 13232795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000023 133dc9e499cSRafal Jaworowski #else 134dc9e499cSRafal Jaworowski /* the default burst length is 4 - for 64-bit data path */ 13532795ecaSJoe Hershberger /* DLL,normal,seq,4/2.5, 4 burst len */ 13632795ecaSJoe Hershberger #define CONFIG_SYS_DDR_MODE 0x00000022 137dc9e499cSRafal Jaworowski #endif 138991425feSMarian Balakowicz #endif 1398d172c0fSXie Xiaobo #endif 140991425feSMarian Balakowicz 141991425feSMarian Balakowicz /* 142991425feSMarian Balakowicz * SDRAM on the Local Bus 143991425feSMarian Balakowicz */ 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 146991425feSMarian Balakowicz 147991425feSMarian Balakowicz /* 148991425feSMarian Balakowicz * FLASH on the Local Bus 149991425feSMarian Balakowicz */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 15100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 156991425feSMarian Balakowicz 1577d6a0982SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 1587d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 1597d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 1607d6a0982SJoe Hershberger | BR_V) /* valid */ 1617d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 16232795ecaSJoe Hershberger | OR_UPM_XAM \ 16332795ecaSJoe Hershberger | OR_GPCM_CSNT \ 16432795ecaSJoe Hershberger | OR_GPCM_ACS_DIV2 \ 16532795ecaSJoe Hershberger | OR_GPCM_XACS \ 16632795ecaSJoe Hershberger | OR_GPCM_SCY_15 \ 1677d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 1687d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 16932795ecaSJoe Hershberger | OR_GPCM_EAD) 1707d6a0982SJoe Hershberger 17132795ecaSJoe Hershberger /* window base at flash base */ 17232795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 1737d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 174991425feSMarian Balakowicz 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 177991425feSMarian Balakowicz 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 181991425feSMarian Balakowicz 18214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 183991425feSMarian Balakowicz 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 186991425feSMarian Balakowicz #else 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 188991425feSMarian Balakowicz #endif 189991425feSMarian Balakowicz 190991425feSMarian Balakowicz /* 191991425feSMarian Balakowicz * BCSR register on local bus 32KB, 8-bit wide for MDS config reg 192991425feSMarian Balakowicz */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xE2400000 19432795ecaSJoe Hershberger /* Access window base at BCSR base */ 19532795ecaSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 1967d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 1977d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 1987d6a0982SJoe Hershberger | BR_PS_8 \ 1997d6a0982SJoe Hershberger | BR_MS_GPCM \ 2007d6a0982SJoe Hershberger | BR_V) 2017d6a0982SJoe Hershberger /* 0x00000801 */ 2027d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2037d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2047d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2057d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2067d6a0982SJoe Hershberger | OR_GPCM_TRLX_CLEAR \ 2077d6a0982SJoe Hershberger | OR_GPCM_EHTR_CLEAR) 2087d6a0982SJoe Hershberger /* 0xFFFFE8F0 */ 209991425feSMarian Balakowicz 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 21132795ecaSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ 212553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 213991425feSMarian Balakowicz 21432795ecaSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 21532795ecaSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 217991425feSMarian Balakowicz 21816c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 219c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 220991425feSMarian Balakowicz 221991425feSMarian Balakowicz /* 222991425feSMarian Balakowicz * Local Bus LCRR and LBCR regs 223991425feSMarian Balakowicz * LCRR: DLL bypass, Clock divider is 4 224991425feSMarian Balakowicz * External Local Bus rate is 225991425feSMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 226991425feSMarian Balakowicz */ 227c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 228c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 230991425feSMarian Balakowicz 2318d172c0fSXie Xiaobo /* 2328d172c0fSXie Xiaobo * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM 2348d172c0fSXie Xiaobo */ 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM 236991425feSMarian Balakowicz 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 238991425feSMarian Balakowicz /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ 239991425feSMarian Balakowicz /* 240991425feSMarian Balakowicz * Base Register 2 and Option Register 2 configure SDRAM. 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 242991425feSMarian Balakowicz * 243991425feSMarian Balakowicz * For BR2, need: 244991425feSMarian Balakowicz * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 245991425feSMarian Balakowicz * port-size = 32-bits = BR2[19:20] = 11 246991425feSMarian Balakowicz * no parity checking = BR2[21:22] = 00 247991425feSMarian Balakowicz * SDRAM for MSEL = BR2[24:26] = 011 248991425feSMarian Balakowicz * Valid = BR[31] = 1 249991425feSMarian Balakowicz * 250991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 251991425feSMarian Balakowicz * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 252991425feSMarian Balakowicz */ 253991425feSMarian Balakowicz 2547d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ 2557d6a0982SJoe Hershberger | BR_PS_32 /* 32-bit port */ \ 2567d6a0982SJoe Hershberger | BR_MS_SDRAM /* MSEL = SDRAM */ \ 2577d6a0982SJoe Hershberger | BR_V) /* Valid */ 2587d6a0982SJoe Hershberger /* 0xF0001861 */ 2597d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 2607d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 261991425feSMarian Balakowicz 262991425feSMarian Balakowicz /* 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 264991425feSMarian Balakowicz * 265991425feSMarian Balakowicz * For OR2, need: 266991425feSMarian Balakowicz * 64MB mask for AM, OR2[0:7] = 1111 1100 267991425feSMarian Balakowicz * XAM, OR2[17:18] = 11 268991425feSMarian Balakowicz * 9 columns OR2[19-21] = 010 269991425feSMarian Balakowicz * 13 rows OR2[23-25] = 100 270991425feSMarian Balakowicz * EAD set for extra time OR[31] = 1 271991425feSMarian Balakowicz * 272991425feSMarian Balakowicz * 0 4 8 12 16 20 24 28 273991425feSMarian Balakowicz * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 274991425feSMarian Balakowicz */ 275991425feSMarian Balakowicz 2767d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \ 2777d6a0982SJoe Hershberger | OR_SDRAM_XAM \ 2787d6a0982SJoe Hershberger | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ 2797d6a0982SJoe Hershberger | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ 2807d6a0982SJoe Hershberger | OR_SDRAM_EAD) 2817d6a0982SJoe Hershberger /* 0xFC006901 */ 282991425feSMarian Balakowicz 28332795ecaSJoe Hershberger /* LB sdram refresh timer, about 6us */ 28432795ecaSJoe Hershberger #define CONFIG_SYS_LBC_LSRT 0x32000000 28532795ecaSJoe Hershberger /* LB refresh timer prescal, 266MHz/32 */ 28632795ecaSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR 0x20000000 287991425feSMarian Balakowicz 288540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ 289540dcf1cSKumar Gala | LSDMR_BSMA1516 \ 290540dcf1cSKumar Gala | LSDMR_RFCR8 \ 291540dcf1cSKumar Gala | LSDMR_PRETOACT6 \ 292540dcf1cSKumar Gala | LSDMR_ACTTORW3 \ 293540dcf1cSKumar Gala | LSDMR_BL8 \ 294540dcf1cSKumar Gala | LSDMR_WRC3 \ 29532795ecaSJoe Hershberger | LSDMR_CL3) 296991425feSMarian Balakowicz 297991425feSMarian Balakowicz /* 298991425feSMarian Balakowicz * SDRAM Controller configuration sequence. 299991425feSMarian Balakowicz */ 300540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 301540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 302540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 303540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 304540dcf1cSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 305991425feSMarian Balakowicz #endif 306991425feSMarian Balakowicz 307991425feSMarian Balakowicz /* 308991425feSMarian Balakowicz * Serial Port 309991425feSMarian Balakowicz */ 310991425feSMarian Balakowicz #define CONFIG_CONS_INDEX 1 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 314991425feSMarian Balakowicz 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 316991425feSMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 317991425feSMarian Balakowicz 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 320991425feSMarian Balakowicz 32122d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 322a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 323991425feSMarian Balakowicz 324991425feSMarian Balakowicz /* I2C */ 32500f792e0SHeiko Schocher #define CONFIG_SYS_I2C 32600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 32700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 32800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 32900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 33000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 33100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 33200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 33300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 334991425feSMarian Balakowicz 33580ddd226SBen Warren /* SPI */ 33680ddd226SBen Warren #undef CONFIG_SOFT_SPI /* SPI bit-banged */ 33780ddd226SBen Warren 33880ddd226SBen Warren /* GPIOs. Used as SPI chip selects */ 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_PRELIM 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ 34280ddd226SBen Warren 343991425feSMarian Balakowicz /* TSEC */ 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 348991425feSMarian Balakowicz 3498fe9bf61SKumar Gala /* USB */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ 351991425feSMarian Balakowicz 352991425feSMarian Balakowicz /* 353991425feSMarian Balakowicz * General PCI 354991425feSMarian Balakowicz * Addresses are mapped 1-1. 355991425feSMarian Balakowicz */ 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 365991425feSMarian Balakowicz 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 375991425feSMarian Balakowicz 376991425feSMarian Balakowicz #if defined(CONFIG_PCI) 377991425feSMarian Balakowicz 3788fe9bf61SKumar Gala #define PCI_ONE_PCI1 379991425feSMarian Balakowicz #if defined(PCI_64BIT) 380991425feSMarian Balakowicz #undef PCI_ALL_PCI1 381991425feSMarian Balakowicz #undef PCI_TWO_PCI1 382991425feSMarian Balakowicz #undef PCI_ONE_PCI1 383991425feSMarian Balakowicz #endif 384991425feSMarian Balakowicz 385162338e1SIra W. Snyder #define CONFIG_83XX_PCI_STREAMING 386991425feSMarian Balakowicz 387991425feSMarian Balakowicz #undef CONFIG_EEPRO100 388991425feSMarian Balakowicz #undef CONFIG_TULIP 389991425feSMarian Balakowicz 390991425feSMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 391991425feSMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 392991425feSMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 393991425feSMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 394991425feSMarian Balakowicz #endif 395991425feSMarian Balakowicz 396991425feSMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 398991425feSMarian Balakowicz 399991425feSMarian Balakowicz #endif /* CONFIG_PCI */ 400991425feSMarian Balakowicz 401991425feSMarian Balakowicz /* 402991425feSMarian Balakowicz * TSEC configuration 403991425feSMarian Balakowicz */ 404991425feSMarian Balakowicz #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 405991425feSMarian Balakowicz 406991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 407991425feSMarian Balakowicz 408991425feSMarian Balakowicz #define CONFIG_GMII 1 /* MII PHY management */ 409255a3577SKim Phillips #define CONFIG_TSEC1 1 410255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 411255a3577SKim Phillips #define CONFIG_TSEC2 1 412255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 413991425feSMarian Balakowicz #define TSEC1_PHY_ADDR 0 414991425feSMarian Balakowicz #define TSEC2_PHY_ADDR 1 415991425feSMarian Balakowicz #define TSEC1_PHYIDX 0 416991425feSMarian Balakowicz #define TSEC2_PHYIDX 0 4173a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4183a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 419991425feSMarian Balakowicz 420991425feSMarian Balakowicz /* Options are: TSEC[0-1] */ 421991425feSMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 422991425feSMarian Balakowicz 423991425feSMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 424991425feSMarian Balakowicz 425991425feSMarian Balakowicz /* 426991425feSMarian Balakowicz * Configure on-board RTC 427991425feSMarian Balakowicz */ 428991425feSMarian Balakowicz #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 430991425feSMarian Balakowicz 431991425feSMarian Balakowicz /* 432991425feSMarian Balakowicz * Environment 433991425feSMarian Balakowicz */ 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 43532795ecaSJoe Hershberger #define CONFIG_ENV_ADDR \ 43632795ecaSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4370e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4380e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 439991425feSMarian Balakowicz 440991425feSMarian Balakowicz /* Address and size of Redundant Environment Sector */ 4410e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 4420e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 443991425feSMarian Balakowicz 444991425feSMarian Balakowicz #else 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4460e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 447991425feSMarian Balakowicz #endif 448991425feSMarian Balakowicz 449991425feSMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 451991425feSMarian Balakowicz 4528ea5499aSJon Loeliger /* 453659e2f67SJon Loeliger * BOOTP options 454659e2f67SJon Loeliger */ 455659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 456659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 457659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 458659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 459659e2f67SJon Loeliger 460659e2f67SJon Loeliger /* 4618ea5499aSJon Loeliger * Command line configuration. 4628ea5499aSJon Loeliger */ 4638ea5499aSJon Loeliger 464991425feSMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 465991425feSMarian Balakowicz 466991425feSMarian Balakowicz /* 467991425feSMarian Balakowicz * Miscellaneous configurable options 468991425feSMarian Balakowicz */ 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 471991425feSMarian Balakowicz 472991425feSMarian Balakowicz /* 473991425feSMarian Balakowicz * For booting Linux, the board info and command line data 4749f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 475991425feSMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 476991425feSMarian Balakowicz */ 47732795ecaSJoe Hershberger /* Initial Memory map for Linux*/ 47832795ecaSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 47963865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 480991425feSMarian Balakowicz 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 482991425feSMarian Balakowicz 483991425feSMarian Balakowicz #if 1 /*528/264*/ 4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 485991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 486991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 4878fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 488991425feSMarian Balakowicz HRCWL_VCO_1X2 |\ 489991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 490991425feSMarian Balakowicz #elif 0 /*396/132*/ 4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 492991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 493991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 4948fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 495991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 496991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_3X1) 497991425feSMarian Balakowicz #elif 0 /*264/132*/ 4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 499991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 500991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5018fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 502991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 503991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 504991425feSMarian Balakowicz #elif 0 /*132/132*/ 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 506991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 507991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5088fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 509991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 510991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 511991425feSMarian Balakowicz #elif 0 /*264/264 */ 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 513991425feSMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 514991425feSMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 5158fe9bf61SKumar Gala HRCWL_CSB_TO_CLKIN |\ 516991425feSMarian Balakowicz HRCWL_VCO_1X4 |\ 517991425feSMarian Balakowicz HRCWL_CORE_TO_CSB_1X1) 518991425feSMarian Balakowicz #endif 519991425feSMarian Balakowicz 520447ad576SIra W. Snyder #ifdef CONFIG_PCISLAVE 5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 522447ad576SIra W. Snyder HRCWH_PCI_AGENT |\ 523447ad576SIra W. Snyder HRCWH_64_BIT_PCI |\ 524447ad576SIra W. Snyder HRCWH_PCI1_ARBITER_DISABLE |\ 525447ad576SIra W. Snyder HRCWH_PCI2_ARBITER_DISABLE |\ 526447ad576SIra W. Snyder HRCWH_CORE_ENABLE |\ 527447ad576SIra W. Snyder HRCWH_FROM_0X00000100 |\ 528447ad576SIra W. Snyder HRCWH_BOOTSEQ_DISABLE |\ 529447ad576SIra W. Snyder HRCWH_SW_WATCHDOG_DISABLE |\ 530447ad576SIra W. Snyder HRCWH_ROM_LOC_LOCAL_16BIT |\ 531447ad576SIra W. Snyder HRCWH_TSEC1M_IN_GMII |\ 532447ad576SIra W. Snyder HRCWH_TSEC2M_IN_GMII) 533447ad576SIra W. Snyder #else 534991425feSMarian Balakowicz #if defined(PCI_64BIT) 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 536991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 537991425feSMarian Balakowicz HRCWH_64_BIT_PCI |\ 538991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 539991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 540991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 541991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 542991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 543991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 544991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 545991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 546991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 547991425feSMarian Balakowicz #else 5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 549991425feSMarian Balakowicz HRCWH_PCI_HOST |\ 550991425feSMarian Balakowicz HRCWH_32_BIT_PCI |\ 551991425feSMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 552991425feSMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 553991425feSMarian Balakowicz HRCWH_CORE_ENABLE |\ 554991425feSMarian Balakowicz HRCWH_FROM_0X00000100 |\ 555991425feSMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 556991425feSMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 557991425feSMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 558991425feSMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 559991425feSMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 560447ad576SIra W. Snyder #endif /* PCI_64BIT */ 561447ad576SIra W. Snyder #endif /* CONFIG_PCISLAVE */ 562991425feSMarian Balakowicz 563a5fe514eSLee Nipper /* 564a5fe514eSLee Nipper * System performance 565a5fe514eSLee Nipper */ 5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ 5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ 5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ 5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ 572a5fe514eSLee Nipper 573991425feSMarian Balakowicz /* System IO Config */ 5743c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 576991425feSMarian Balakowicz 5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 57832795ecaSJoe Hershberger #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 57932795ecaSJoe Hershberger | HID0_ENABLE_INSTRUCTION_CACHE) 580991425feSMarian Balakowicz 5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_HID0_FINAL (\ 582991425feSMarian Balakowicz HID0_ENABLE_INSTRUCTION_CACHE |\ 583991425feSMarian Balakowicz HID0_ENABLE_M_BIT |\ 584991425feSMarian Balakowicz HID0_ENABLE_ADDRESS_BROADCAST) */ 585991425feSMarian Balakowicz 5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 58731d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 588991425feSMarian Balakowicz 589991425feSMarian Balakowicz /* DDR @ 0x00000000 */ 59032795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 59172cd4087SJoe Hershberger | BATL_PP_RW \ 59232795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 59332795ecaSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 59432795ecaSJoe Hershberger | BATU_BL_256M \ 59532795ecaSJoe Hershberger | BATU_VS \ 59632795ecaSJoe Hershberger | BATU_VP) 597991425feSMarian Balakowicz 598991425feSMarian Balakowicz /* PCI @ 0x80000000 */ 599991425feSMarian Balakowicz #ifdef CONFIG_PCI 600842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 60132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 60272cd4087SJoe Hershberger | BATL_PP_RW \ 60332795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 60432795ecaSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 60532795ecaSJoe Hershberger | BATU_BL_256M \ 60632795ecaSJoe Hershberger | BATU_VS \ 60732795ecaSJoe Hershberger | BATU_VP) 60832795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 60972cd4087SJoe Hershberger | BATL_PP_RW \ 61032795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 61132795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 61232795ecaSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 61332795ecaSJoe Hershberger | BATU_BL_256M \ 61432795ecaSJoe Hershberger | BATU_VS \ 61532795ecaSJoe Hershberger | BATU_VP) 616991425feSMarian Balakowicz #else 6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (0) 6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (0) 6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (0) 6206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (0) 621991425feSMarian Balakowicz #endif 622991425feSMarian Balakowicz 6238fe9bf61SKumar Gala #ifdef CONFIG_MPC83XX_PCI2 62432795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 62572cd4087SJoe Hershberger | BATL_PP_RW \ 62632795ecaSJoe Hershberger | BATL_MEMCOHERENCE) 62732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 62832795ecaSJoe Hershberger | BATU_BL_256M \ 62932795ecaSJoe Hershberger | BATU_VS \ 63032795ecaSJoe Hershberger | BATU_VP) 63132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 63272cd4087SJoe Hershberger | BATL_PP_RW \ 63332795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 63432795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 63532795ecaSJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 63632795ecaSJoe Hershberger | BATU_BL_256M \ 63732795ecaSJoe Hershberger | BATU_VS \ 63832795ecaSJoe Hershberger | BATU_VP) 6398fe9bf61SKumar Gala #else 6406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 6416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 6448fe9bf61SKumar Gala #endif 645991425feSMarian Balakowicz 6468fe9bf61SKumar Gala /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ 64732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 64872cd4087SJoe Hershberger | BATL_PP_RW \ 64932795ecaSJoe Hershberger | BATL_CACHEINHIBIT \ 65032795ecaSJoe Hershberger | BATL_GUARDEDSTORAGE) 65132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 65232795ecaSJoe Hershberger | BATU_BL_256M \ 65332795ecaSJoe Hershberger | BATU_VS \ 65432795ecaSJoe Hershberger | BATU_VP) 655991425feSMarian Balakowicz 6568fe9bf61SKumar Gala /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 65732795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6L (0xF0000000 \ 65872cd4087SJoe Hershberger | BATL_PP_RW \ 65972cd4087SJoe Hershberger | BATL_MEMCOHERENCE \ 66072cd4087SJoe Hershberger | BATL_GUARDEDSTORAGE) 66132795ecaSJoe Hershberger #define CONFIG_SYS_IBAT6U (0xF0000000 \ 66232795ecaSJoe Hershberger | BATU_BL_256M \ 66332795ecaSJoe Hershberger | BATU_VS \ 66432795ecaSJoe Hershberger | BATU_VP) 665991425feSMarian Balakowicz 6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 668991425feSMarian Balakowicz 6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 6756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 6776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 6786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 6796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 6816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 685991425feSMarian Balakowicz 6868ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 687991425feSMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 688991425feSMarian Balakowicz #endif 689991425feSMarian Balakowicz 690991425feSMarian Balakowicz /* 691991425feSMarian Balakowicz * Environment Configuration 692991425feSMarian Balakowicz */ 693991425feSMarian Balakowicz #define CONFIG_ENV_OVERWRITE 694991425feSMarian Balakowicz 695991425feSMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 696991425feSMarian Balakowicz #define CONFIG_HAS_ETH1 69710327dc5SAndy Fleming #define CONFIG_HAS_ETH0 698991425feSMarian Balakowicz #endif 699991425feSMarian Balakowicz 700991425feSMarian Balakowicz #define CONFIG_HOSTNAME mpc8349emds 7018b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot/rootfs" 702b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 703991425feSMarian Balakowicz 70479f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 705991425feSMarian Balakowicz 706991425feSMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 70732bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 708991425feSMarian Balakowicz "echo" 709991425feSMarian Balakowicz 710991425feSMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 711991425feSMarian Balakowicz "netdev=eth0\0" \ 712991425feSMarian Balakowicz "hostname=mpc8349emds\0" \ 713991425feSMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 714991425feSMarian Balakowicz "nfsroot=${serverip}:${rootpath}\0" \ 715991425feSMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 716991425feSMarian Balakowicz "addip=setenv bootargs ${bootargs} " \ 717991425feSMarian Balakowicz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 718991425feSMarian Balakowicz ":${hostname}:${netdev}:off panic=1\0" \ 719991425feSMarian Balakowicz "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 720991425feSMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 721991425feSMarian Balakowicz "bootm ${kernel_addr}\0" \ 722991425feSMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 723991425feSMarian Balakowicz "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 724991425feSMarian Balakowicz "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 725991425feSMarian Balakowicz "bootm\0" \ 726991425feSMarian Balakowicz "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ 727991425feSMarian Balakowicz "update=protect off fe000000 fe03ffff; " \ 728991425feSMarian Balakowicz "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ 729d8ab58b2SDetlev Zundel "upd=run load update\0" \ 73079f516bcSKim Phillips "fdtaddr=780000\0" \ 731cc861f71SKim Phillips "fdtfile=mpc834x_mds.dtb\0" \ 732991425feSMarian Balakowicz "" 733991425feSMarian Balakowicz 734bf0b542dSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 735bf0b542dSKim Phillips "setenv bootargs root=/dev/nfs rw " \ 736bf0b542dSKim Phillips "nfsroot=$serverip:$rootpath " \ 73732795ecaSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 73832795ecaSJoe Hershberger "$netdev:off " \ 739bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 740bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 741bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 742bf0b542dSKim Phillips "bootm $loadaddr - $fdtaddr" 743bf0b542dSKim Phillips 744bf0b542dSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 745bf0b542dSKim Phillips "setenv bootargs root=/dev/ram rw " \ 746bf0b542dSKim Phillips "console=$consoledev,$baudrate $othbootargs;" \ 747bf0b542dSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 748bf0b542dSKim Phillips "tftp $loadaddr $bootfile;" \ 749bf0b542dSKim Phillips "tftp $fdtaddr $fdtfile;" \ 750bf0b542dSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 751bf0b542dSKim Phillips 752991425feSMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 753991425feSMarian Balakowicz 754991425feSMarian Balakowicz #endif /* __CONFIG_H */ 755