xref: /rk3399_rockchip-uboot/include/configs/MPC832XEMDS.h (revision fdfaa29e49a9c34cc1f02cd53f74f374126cf6a8)
124c3aca3SDave Liu /*
224c3aca3SDave Liu  * Copyright (C) 2006 Freescale Semiconductor, Inc.
324c3aca3SDave Liu  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
524c3aca3SDave Liu  */
624c3aca3SDave Liu 
724c3aca3SDave Liu #ifndef __CONFIG_H
824c3aca3SDave Liu #define __CONFIG_H
924c3aca3SDave Liu 
10*fdfaa29eSKim Phillips #define CONFIG_SYS_GENERIC_BOARD
11*fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO
12*fdfaa29eSKim Phillips 
1324c3aca3SDave Liu /*
1424c3aca3SDave Liu  * High Level Configuration Options
1524c3aca3SDave Liu  */
1624c3aca3SDave Liu #define CONFIG_E300		1	/* E300 family */
1724c3aca3SDave Liu #define CONFIG_QE		1	/* Has QE */
182c7920afSPeter Tyser #define CONFIG_MPC832x		1	/* MPC832x CPU specific */
1924c3aca3SDave Liu #define CONFIG_MPC832XEMDS	1	/* MPC832XEMDS board specific */
202ae18241SWolfgang Denk 
212ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
2224c3aca3SDave Liu 
2324c3aca3SDave Liu /*
2424c3aca3SDave Liu  * System Clock Setup
2524c3aca3SDave Liu  */
2624c3aca3SDave Liu #ifdef CONFIG_PCISLAVE
2724c3aca3SDave Liu #define CONFIG_83XX_PCICLK	66000000	/* in HZ */
2824c3aca3SDave Liu #else
2924c3aca3SDave Liu #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
3024c3aca3SDave Liu #endif
3124c3aca3SDave Liu 
3224c3aca3SDave Liu #ifndef CONFIG_SYS_CLK_FREQ
3324c3aca3SDave Liu #define CONFIG_SYS_CLK_FREQ	66000000
3424c3aca3SDave Liu #endif
3524c3aca3SDave Liu 
3624c3aca3SDave Liu /*
3724c3aca3SDave Liu  * Hardware Reset Configuration Word
3824c3aca3SDave Liu  */
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
4024c3aca3SDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
4124c3aca3SDave Liu 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
4224c3aca3SDave Liu 	HRCWL_VCO_1X2 |\
4324c3aca3SDave Liu 	HRCWL_CSB_TO_CLKIN_2X1 |\
4424c3aca3SDave Liu 	HRCWL_CORE_TO_CSB_2X1 |\
4524c3aca3SDave Liu 	HRCWL_CE_PLL_VCO_DIV_2 |\
4624c3aca3SDave Liu 	HRCWL_CE_PLL_DIV_1X1 |\
4724c3aca3SDave Liu 	HRCWL_CE_TO_PLL_1X3)
4824c3aca3SDave Liu 
4924c3aca3SDave Liu #ifdef CONFIG_PCISLAVE
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
5124c3aca3SDave Liu 	HRCWH_PCI_AGENT |\
5224c3aca3SDave Liu 	HRCWH_PCI1_ARBITER_DISABLE |\
5324c3aca3SDave Liu 	HRCWH_CORE_ENABLE |\
5424c3aca3SDave Liu 	HRCWH_FROM_0XFFF00100 |\
5524c3aca3SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
5624c3aca3SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
5724c3aca3SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
5824c3aca3SDave Liu 	HRCWH_BIG_ENDIAN |\
5924c3aca3SDave Liu 	HRCWH_LALE_NORMAL)
6024c3aca3SDave Liu #else
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
6224c3aca3SDave Liu 	HRCWH_PCI_HOST |\
6324c3aca3SDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
6424c3aca3SDave Liu 	HRCWH_CORE_ENABLE |\
6524c3aca3SDave Liu 	HRCWH_FROM_0X00000100 |\
6624c3aca3SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
6724c3aca3SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
6824c3aca3SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
6924c3aca3SDave Liu 	HRCWH_BIG_ENDIAN |\
7024c3aca3SDave Liu 	HRCWH_LALE_NORMAL)
7124c3aca3SDave Liu #endif
7224c3aca3SDave Liu 
7324c3aca3SDave Liu /*
7424c3aca3SDave Liu  * System IO Config
7524c3aca3SDave Liu  */
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
7724c3aca3SDave Liu 
7824c3aca3SDave Liu #define CONFIG_BOARD_EARLY_INIT_F	/* call board_pre_init */
7914778585STony Li #define CONFIG_BOARD_EARLY_INIT_R
8024c3aca3SDave Liu 
8124c3aca3SDave Liu /*
8224c3aca3SDave Liu  * IMMR new address
8324c3aca3SDave Liu  */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
8524c3aca3SDave Liu 
8624c3aca3SDave Liu /*
8724c3aca3SDave Liu  * DDR Setup
8824c3aca3SDave Liu  */
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE	0x00000000	/* DDR is system memory */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	CONFIG_SYS_DDR_BASE
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR	0x73000002	/* DDR II voltage is 1.8V */
9324c3aca3SDave Liu 
9424c3aca3SDave Liu #undef CONFIG_SPD_EEPROM
9524c3aca3SDave Liu #if defined(CONFIG_SPD_EEPROM)
9624c3aca3SDave Liu /* Determine DDR configuration from I2C interface
9724c3aca3SDave Liu  */
9824c3aca3SDave Liu #define SPD_EEPROM_ADDRESS	0x51	/* DDR SODIMM */
9924c3aca3SDave Liu #else
10024c3aca3SDave Liu /* Manually set up DDR parameters
10124c3aca3SDave Liu  */
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		128	/* MB */
1032fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1042fef4020SJoe Hershberger 					| CSCONFIG_AP \
1052fef4020SJoe Hershberger 					| CSCONFIG_ODT_WR_CFG \
1062fef4020SJoe Hershberger 					| CSCONFIG_ROW_BIT_13 \
1072fef4020SJoe Hershberger 					| CSCONFIG_COL_BIT_10)
1082fef4020SJoe Hershberger 					/* 0x80840102 */
1092fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_0		((0 << TIMING_CFG0_RWT_SHIFT) \
1102fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_WRT_SHIFT) \
1112fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_RRT_SHIFT) \
1122fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_WWT_SHIFT) \
1132fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
1142fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
1152fef4020SJoe Hershberger 					| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
1162fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
1172fef4020SJoe Hershberger 					/* 0x00220802 */
1182fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_1		((3 << TIMING_CFG1_PRETOACT_SHIFT) \
1192fef4020SJoe Hershberger 					| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1202fef4020SJoe Hershberger 					| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
1212fef4020SJoe Hershberger 					| (5 << TIMING_CFG1_CASLAT_SHIFT) \
1222fef4020SJoe Hershberger 					| (13 << TIMING_CFG1_REFREC_SHIFT) \
1232fef4020SJoe Hershberger 					| (3 << TIMING_CFG1_WRREC_SHIFT) \
1242fef4020SJoe Hershberger 					| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
1252fef4020SJoe Hershberger 					| (2 << TIMING_CFG1_WRTORD_SHIFT))
1262fef4020SJoe Hershberger 					/* 0x3935D322 */
1272fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2		((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
1282fef4020SJoe Hershberger 				| (31 << TIMING_CFG2_CPO_SHIFT) \
1292fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
1302fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
1312fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
1322fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1332fef4020SJoe Hershberger 				| (10 << TIMING_CFG2_FOUR_ACT_SHIFT))
1342fef4020SJoe Hershberger 				/* 0x0F9048CA */
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3		0x00000000
1362fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CLK_CNTL		DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
1372fef4020SJoe Hershberger 					/* 0x02000000 */
1382fef4020SJoe Hershberger #define CONFIG_SYS_DDR_MODE		((0x4440 << SDRAM_MODE_ESD_SHIFT) \
1392fef4020SJoe Hershberger 					| (0x0232 << SDRAM_MODE_SD_SHIFT))
1402fef4020SJoe Hershberger 					/* 0x44400232 */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x8000c000
1422fef4020SJoe Hershberger #define CONFIG_SYS_DDR_INTERVAL		((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
1432fef4020SJoe Hershberger 					| (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
1442fef4020SJoe Hershberger 					/* 0x03200064 */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x00000007
1462fef4020SJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1472fef4020SJoe Hershberger 					| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1482fef4020SJoe Hershberger 					| SDRAM_CFG_32_BE)
1492fef4020SJoe Hershberger 					/* 0x43080000 */
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000
15124c3aca3SDave Liu #endif
15224c3aca3SDave Liu 
15324c3aca3SDave Liu /*
15424c3aca3SDave Liu  * Memory test
15524c3aca3SDave Liu  */
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00100000
15924c3aca3SDave Liu 
16024c3aca3SDave Liu /*
16124c3aca3SDave Liu  * The reserved memory
16224c3aca3SDave Liu  */
16314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
16424c3aca3SDave Liu 
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
16724c3aca3SDave Liu #else
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
16924c3aca3SDave Liu #endif
17024c3aca3SDave Liu 
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
1724a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN	(384 * 1024)	/* Reserve 384 kB for Mon */
1733b6b256cSTimur Tabi #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)	/* Reserved for malloc */
17424c3aca3SDave Liu 
17524c3aca3SDave Liu /*
17624c3aca3SDave Liu  * Initial RAM Base Address Setup
17724c3aca3SDave Liu  */
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
179989091acSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000	/* Initial RAM addr */
180553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM */
181989091acSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
182989091acSJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
18324c3aca3SDave Liu 
18424c3aca3SDave Liu /*
18524c3aca3SDave Liu  * Local Bus Configuration & Clock Setup
18624c3aca3SDave Liu  */
187c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
188c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
19024c3aca3SDave Liu 
19124c3aca3SDave Liu /*
19224c3aca3SDave Liu  * FLASH on the Local Bus
19324c3aca3SDave Liu  */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
19500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE	0xFE000000	/* FLASH base address */
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE	16	/* FLASH size is 16M */
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
19924c3aca3SDave Liu 
200989091acSJoe Hershberger 					/* Window base at flash base */
201989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
2027d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_32MB)
20324c3aca3SDave Liu 
204989091acSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
2057d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port */ \
2067d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
207989091acSJoe Hershberger 				| BR_V)		/* valid */
2087d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
2097d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
2107d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
2117d6a0982SJoe Hershberger 				| OR_GPCM_ACS_DIV2 \
2127d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
2137d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
2147d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2157d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2167d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2177d6a0982SJoe Hershberger 				/* 0xfe006ff7 */
21824c3aca3SDave Liu 
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128	/* sectors per device */
22124c3aca3SDave Liu 
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
22324c3aca3SDave Liu 
22424c3aca3SDave Liu /*
22524c3aca3SDave Liu  * BCSR on the Local Bus
22624c3aca3SDave Liu  */
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR			0xF8000000
228989091acSJoe Hershberger 					/* Access window base at BCSR base */
229989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR
2307d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
23124c3aca3SDave Liu 
2327d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM		(CONFIG_SYS_BCSR \
2337d6a0982SJoe Hershberger 					| BR_PS_8 \
2347d6a0982SJoe Hershberger 					| BR_MS_GPCM \
2357d6a0982SJoe Hershberger 					| BR_V)
2367d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM		(OR_AM_32KB \
2377d6a0982SJoe Hershberger 					| OR_GPCM_XAM \
2387d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
2397d6a0982SJoe Hershberger 					| OR_GPCM_XACS \
2407d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
2417d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
2427d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
2437d6a0982SJoe Hershberger 					| OR_GPCM_EAD)
2447d6a0982SJoe Hershberger 					/* 0xFFFFE9F7 */
24524c3aca3SDave Liu 
24624c3aca3SDave Liu /*
24724c3aca3SDave Liu  * Windows to access PIB via local bus
24824c3aca3SDave Liu  */
2497d6a0982SJoe Hershberger 					/* PIB window base 0xF8008000 */
2507d6a0982SJoe Hershberger #define CONFIG_SYS_PIB_BASE		0xF8008000
2517d6a0982SJoe Hershberger #define CONFIG_SYS_PIB_WINDOW_SIZE	(32 * 1024)
2527d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_PIB_BASE
2537d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_64KB)
25424c3aca3SDave Liu 
25524c3aca3SDave Liu /*
25624c3aca3SDave Liu  * CS2 on Local Bus, to PIB
25724c3aca3SDave Liu  */
2587d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_PIB_BASE \
2597d6a0982SJoe Hershberger 				| BR_PS_8 \
2607d6a0982SJoe Hershberger 				| BR_MS_GPCM \
2617d6a0982SJoe Hershberger 				| BR_V)
2627d6a0982SJoe Hershberger 				/* 0xF8008801 */
2637d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM	(P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \
2647d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
2657d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
2667d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
2677d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
2687d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2697d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2707d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2717d6a0982SJoe Hershberger 				/* 0xffffe9f7 */
27224c3aca3SDave Liu 
27324c3aca3SDave Liu /*
27424c3aca3SDave Liu  * CS3 on Local Bus, to PIB
27524c3aca3SDave Liu  */
2767d6a0982SJoe Hershberger #define CONFIG_SYS_BR3_PRELIM	((CONFIG_SYS_PIB_BASE + \
2777d6a0982SJoe Hershberger 					CONFIG_SYS_PIB_WINDOW_SIZE) \
2787d6a0982SJoe Hershberger 				| BR_PS_8 \
2797d6a0982SJoe Hershberger 				| BR_MS_GPCM \
2807d6a0982SJoe Hershberger 				| BR_V)
2817d6a0982SJoe Hershberger 				/* 0xF8010801 */
2827d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM	(P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \
2837d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
2847d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
2857d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
2867d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
2877d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2887d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2897d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2907d6a0982SJoe Hershberger 				/* 0xffffe9f7 */
29124c3aca3SDave Liu 
29224c3aca3SDave Liu /*
29324c3aca3SDave Liu  * Serial Port
29424c3aca3SDave Liu  */
29524c3aca3SDave Liu #define CONFIG_CONS_INDEX	1
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
30024c3aca3SDave Liu 
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
30224c3aca3SDave Liu 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
30324c3aca3SDave Liu 
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
30624c3aca3SDave Liu 
30722d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
308a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
30924c3aca3SDave Liu /* Use the HUSH parser */
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
31124c3aca3SDave Liu 
31224c3aca3SDave Liu /* pass open firmware flat tree */
31335cc4e48SKim Phillips #define CONFIG_OF_LIBFDT	1
31424c3aca3SDave Liu #define CONFIG_OF_BOARD_SETUP	1
3155b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
31624c3aca3SDave Liu 
31724c3aca3SDave Liu /* I2C */
31800f792e0SHeiko Schocher #define CONFIG_SYS_I2C
31900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
32000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
32100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
32200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
32300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
32424c3aca3SDave Liu 
32524c3aca3SDave Liu /*
32624c3aca3SDave Liu  * Config on-board RTC
32724c3aca3SDave Liu  */
32824c3aca3SDave Liu #define CONFIG_RTC_DS1374		/* use ds1374 rtc via i2c */
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68	/* at address 0x68 */
33024c3aca3SDave Liu 
33124c3aca3SDave Liu /*
33224c3aca3SDave Liu  * General PCI
33324c3aca3SDave Liu  * Addresses are mapped 1-1.
33424c3aca3SDave Liu  */
3359993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3369993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3379993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
3389993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
3399993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
3409993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3419993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_BASE		0x00000000
3429993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_PHYS		0xE0300000
3439993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_SIZE		0x100000	/* 1M */
34424c3aca3SDave Liu 
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
34824c3aca3SDave Liu 
34924c3aca3SDave Liu 
35024c3aca3SDave Liu #ifdef CONFIG_PCI
351842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
35224c3aca3SDave Liu 
35324c3aca3SDave Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
3549993e196SKim Phillips #define CONFIG_83XX_PCI_STREAMING
35524c3aca3SDave Liu 
35624c3aca3SDave Liu #undef CONFIG_EEPRO100
35724c3aca3SDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */
35924c3aca3SDave Liu 
36024c3aca3SDave Liu #endif	/* CONFIG_PCI */
36124c3aca3SDave Liu 
36224c3aca3SDave Liu /*
36324c3aca3SDave Liu  * QE UEC ethernet configuration
36424c3aca3SDave Liu  */
36524c3aca3SDave Liu #define CONFIG_UEC_ETH
36678b7a8efSKim Phillips #define CONFIG_ETHPRIME		"UEC0"
36724c3aca3SDave Liu 
36824c3aca3SDave Liu #define CONFIG_UEC_ETH1		/* ETH3 */
36924c3aca3SDave Liu 
37024c3aca3SDave Liu #ifdef CONFIG_UEC_ETH1
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM	2	/* UCC3 */
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK		QE_CLK9
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK		QE_CLK10
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR	3
376865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
377582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
37824c3aca3SDave Liu #endif
37924c3aca3SDave Liu 
38024c3aca3SDave Liu #define CONFIG_UEC_ETH2		/* ETH4 */
38124c3aca3SDave Liu 
38224c3aca3SDave Liu #ifdef CONFIG_UEC_ETH2
3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM	3	/* UCC4 */
3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK		QE_CLK7
3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK		QE_CLK8
3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE	FAST_ETH
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR	4
388865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
389582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED	100
39024c3aca3SDave Liu #endif
39124c3aca3SDave Liu 
39224c3aca3SDave Liu /*
39324c3aca3SDave Liu  * Environment
39424c3aca3SDave Liu  */
3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3965a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
397989091acSJoe Hershberger 	#define CONFIG_ENV_ADDR		\
398989091acSJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
3990e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000
4000e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
40124c3aca3SDave Liu #else
4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
40393f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4050e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
40624c3aca3SDave Liu #endif
40724c3aca3SDave Liu 
40824c3aca3SDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
41024c3aca3SDave Liu 
4118ea5499aSJon Loeliger /*
412079a136cSJon Loeliger  * BOOTP options
413079a136cSJon Loeliger  */
414079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
415079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH
416079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY
417079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME
418079a136cSJon Loeliger 
419079a136cSJon Loeliger 
420079a136cSJon Loeliger /*
4218ea5499aSJon Loeliger  * Command line configuration.
4228ea5499aSJon Loeliger  */
4238ea5499aSJon Loeliger #include <config_cmd_default.h>
4248ea5499aSJon Loeliger 
4258ea5499aSJon Loeliger #define CONFIG_CMD_PING
4268ea5499aSJon Loeliger #define CONFIG_CMD_I2C
4278ea5499aSJon Loeliger #define CONFIG_CMD_ASKENV
4288ea5499aSJon Loeliger 
42924c3aca3SDave Liu #if defined(CONFIG_PCI)
4308ea5499aSJon Loeliger     #define CONFIG_CMD_PCI
43124c3aca3SDave Liu #endif
43224c3aca3SDave Liu 
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
434bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
4358ea5499aSJon Loeliger     #undef CONFIG_CMD_LOADS
4368ea5499aSJon Loeliger #endif
4378ea5499aSJon Loeliger 
43824c3aca3SDave Liu 
43924c3aca3SDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
44024c3aca3SDave Liu 
44124c3aca3SDave Liu /*
44224c3aca3SDave Liu  * Miscellaneous configurable options
44324c3aca3SDave Liu  */
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP	/* undef to save memory */
4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
44624c3aca3SDave Liu 
4478ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
44924c3aca3SDave Liu #else
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
45124c3aca3SDave Liu #endif
45224c3aca3SDave Liu 
453989091acSJoe Hershberger 				/* Print Buffer Size */
454989091acSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
456989091acSJoe Hershberger 				/* Boot Argument Buffer Size */
457989091acSJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
45824c3aca3SDave Liu 
45924c3aca3SDave Liu /*
46024c3aca3SDave Liu  * For booting Linux, the board info and command line data
4619f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
46224c3aca3SDave Liu  * the maximum mapped by the Linux kernel during initialization.
46324c3aca3SDave Liu  */
464989091acSJoe Hershberger 					/* Initial Memory map for Linux */
465989091acSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ		(256 << 20)
46624c3aca3SDave Liu 
46724c3aca3SDave Liu /*
46824c3aca3SDave Liu  * Core HID Setup
46924c3aca3SDave Liu  */
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
4711a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
4721a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE)
4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
47424c3aca3SDave Liu 
47524c3aca3SDave Liu /*
47624c3aca3SDave Liu  * MMU Setup
47724c3aca3SDave Liu  */
47824c3aca3SDave Liu 
47931d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
48031d82672SBecky Bruce 
48124c3aca3SDave Liu /* DDR: cache cacheable */
482989091acSJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
48372cd4087SJoe Hershberger 				| BATL_PP_RW \
484989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
485989091acSJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
486989091acSJoe Hershberger 				| BATU_BL_256M \
487989091acSJoe Hershberger 				| BATU_VS \
488989091acSJoe Hershberger 				| BATU_VP)
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
49124c3aca3SDave Liu 
49224c3aca3SDave Liu /* IMMRBAR & PCI IO: cache-inhibit and guarded */
493989091acSJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR \
49472cd4087SJoe Hershberger 				| BATL_PP_RW \
495989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
496989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
497989091acSJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR \
498989091acSJoe Hershberger 				| BATU_BL_4M \
499989091acSJoe Hershberger 				| BATU_VS \
500989091acSJoe Hershberger 				| BATU_VP)
5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
50324c3aca3SDave Liu 
50424c3aca3SDave Liu /* BCSR: cache-inhibit and guarded */
505989091acSJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_BCSR \
50672cd4087SJoe Hershberger 				| BATL_PP_RW \
507989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
508989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
509989091acSJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_BCSR \
510989091acSJoe Hershberger 				| BATU_BL_128K \
511989091acSJoe Hershberger 				| BATU_VS \
512989091acSJoe Hershberger 				| BATU_VP)
5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
51524c3aca3SDave Liu 
51624c3aca3SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
517989091acSJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_FLASH_BASE \
51872cd4087SJoe Hershberger 				| BATL_PP_RW \
519989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
520989091acSJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_FLASH_BASE \
521989091acSJoe Hershberger 				| BATU_BL_32M \
522989091acSJoe Hershberger 				| BATU_VS \
523989091acSJoe Hershberger 				| BATU_VP)
524989091acSJoe Hershberger #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_FLASH_BASE \
52572cd4087SJoe Hershberger 				| BATL_PP_RW \
526989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
527989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
52924c3aca3SDave Liu 
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(0)
5316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(0)
5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
53424c3aca3SDave Liu 
53524c3aca3SDave Liu /* Stack in dcache: cacheable, no memory coherence */
53672cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
537989091acSJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
538989091acSJoe Hershberger 				| BATU_BL_128K \
539989091acSJoe Hershberger 				| BATU_VS \
540989091acSJoe Hershberger 				| BATU_VP)
5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
54324c3aca3SDave Liu 
54424c3aca3SDave Liu #ifdef CONFIG_PCI
54524c3aca3SDave Liu /* PCI MEM space: cacheable */
546989091acSJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI1_MEM_PHYS \
54772cd4087SJoe Hershberger 				| BATL_PP_RW \
548989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
549989091acSJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI1_MEM_PHYS \
550989091acSJoe Hershberger 				| BATU_BL_256M \
551989091acSJoe Hershberger 				| BATU_VS \
552989091acSJoe Hershberger 				| BATU_VP)
5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
55524c3aca3SDave Liu /* PCI MMIO space: cache-inhibit and guarded */
556989091acSJoe Hershberger #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI1_MMIO_PHYS \
55772cd4087SJoe Hershberger 				| BATL_PP_RW \
558989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
559989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
560989091acSJoe Hershberger #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI1_MMIO_PHYS \
561989091acSJoe Hershberger 				| BATU_BL_256M \
562989091acSJoe Hershberger 				| BATU_VS \
563989091acSJoe Hershberger 				| BATU_VP)
5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
56624c3aca3SDave Liu #else
5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
57524c3aca3SDave Liu #endif
57624c3aca3SDave Liu 
5778ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
57824c3aca3SDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
57924c3aca3SDave Liu #endif
58024c3aca3SDave Liu 
58124c3aca3SDave Liu /*
58224c3aca3SDave Liu  * Environment Configuration
5839993e196SKim Phillips  */ #define CONFIG_ENV_OVERWRITE
58424c3aca3SDave Liu 
58524c3aca3SDave Liu #if defined(CONFIG_UEC_ETH)
586977b5758SKim Phillips #define CONFIG_HAS_ETH0
58724c3aca3SDave Liu #define CONFIG_HAS_ETH1
58824c3aca3SDave Liu #endif
58924c3aca3SDave Liu 
59024c3aca3SDave Liu #define CONFIG_BAUDRATE	115200
59124c3aca3SDave Liu 
59279f516bcSKim Phillips #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
59324c3aca3SDave Liu 
59424c3aca3SDave Liu #define CONFIG_BOOTDELAY 6	/* -1 disables auto-boot */
59524c3aca3SDave Liu #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
59624c3aca3SDave Liu 
59724c3aca3SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
59824c3aca3SDave Liu 	"netdev=eth0\0"							\
59924c3aca3SDave Liu 	"consoledev=ttyS0\0"						\
60024c3aca3SDave Liu 	"ramdiskaddr=1000000\0"						\
60124c3aca3SDave Liu 	"ramdiskfile=ramfs.83xx\0"					\
60279f516bcSKim Phillips 	"fdtaddr=780000\0"						\
603270fe261SKim Phillips 	"fdtfile=mpc832x_mds.dtb\0"					\
60424c3aca3SDave Liu 	""
60524c3aca3SDave Liu 
60624c3aca3SDave Liu #define CONFIG_NFSBOOTCOMMAND						\
60724c3aca3SDave Liu 	"setenv bootargs root=/dev/nfs rw "				\
60824c3aca3SDave Liu 		"nfsroot=$serverip:$rootpath "				\
609989091acSJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
610989091acSJoe Hershberger 							"$netdev:off "	\
61124c3aca3SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
61224c3aca3SDave Liu 	"tftp $loadaddr $bootfile;"					\
61324c3aca3SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
61424c3aca3SDave Liu 	"bootm $loadaddr - $fdtaddr"
61524c3aca3SDave Liu 
61624c3aca3SDave Liu #define CONFIG_RAMBOOTCOMMAND						\
61724c3aca3SDave Liu 	"setenv bootargs root=/dev/ram rw "				\
61824c3aca3SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
61924c3aca3SDave Liu 	"tftp $ramdiskaddr $ramdiskfile;"				\
62024c3aca3SDave Liu 	"tftp $loadaddr $bootfile;"					\
62124c3aca3SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
62224c3aca3SDave Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
62324c3aca3SDave Liu 
62424c3aca3SDave Liu 
62524c3aca3SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
62624c3aca3SDave Liu 
62724c3aca3SDave Liu #endif	/* __CONFIG_H */
628