xref: /rk3399_rockchip-uboot/include/configs/MPC832XEMDS.h (revision 7d6a098219f8473ca4653cce5f7a49672b967f36)
124c3aca3SDave Liu /*
224c3aca3SDave Liu  * Copyright (C) 2006 Freescale Semiconductor, Inc.
324c3aca3SDave Liu  *
424c3aca3SDave Liu  * This program is free software; you can redistribute it and/or
524c3aca3SDave Liu  * modify it under the terms of the GNU General Public License as
624c3aca3SDave Liu  * published by the Free Software Foundation; either version 2 of
724c3aca3SDave Liu  * the License, or (at your option) any later version.
824c3aca3SDave Liu  *
924c3aca3SDave Liu  * This program is distributed in the hope that it will be useful,
1024c3aca3SDave Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1124c3aca3SDave Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1224c3aca3SDave Liu  * GNU General Public License for more details.
1324c3aca3SDave Liu  *
1424c3aca3SDave Liu  * You should have received a copy of the GNU General Public License
1524c3aca3SDave Liu  * along with this program; if not, write to the Free Software
1624c3aca3SDave Liu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
1724c3aca3SDave Liu  * MA 02111-1307 USA
1824c3aca3SDave Liu  */
1924c3aca3SDave Liu 
2024c3aca3SDave Liu #ifndef __CONFIG_H
2124c3aca3SDave Liu #define __CONFIG_H
2224c3aca3SDave Liu 
2324c3aca3SDave Liu /*
2424c3aca3SDave Liu  * High Level Configuration Options
2524c3aca3SDave Liu  */
2624c3aca3SDave Liu #define CONFIG_E300		1	/* E300 family */
2724c3aca3SDave Liu #define CONFIG_QE		1	/* Has QE */
280f898604SPeter Tyser #define CONFIG_MPC83xx		1	/* MPC83xx family */
292c7920afSPeter Tyser #define CONFIG_MPC832x		1	/* MPC832x CPU specific */
3024c3aca3SDave Liu #define CONFIG_MPC832XEMDS	1	/* MPC832XEMDS board specific */
312ae18241SWolfgang Denk 
322ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
3324c3aca3SDave Liu 
3424c3aca3SDave Liu /*
3524c3aca3SDave Liu  * System Clock Setup
3624c3aca3SDave Liu  */
3724c3aca3SDave Liu #ifdef CONFIG_PCISLAVE
3824c3aca3SDave Liu #define CONFIG_83XX_PCICLK	66000000	/* in HZ */
3924c3aca3SDave Liu #else
4024c3aca3SDave Liu #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
4124c3aca3SDave Liu #endif
4224c3aca3SDave Liu 
4324c3aca3SDave Liu #ifndef CONFIG_SYS_CLK_FREQ
4424c3aca3SDave Liu #define CONFIG_SYS_CLK_FREQ	66000000
4524c3aca3SDave Liu #endif
4624c3aca3SDave Liu 
4724c3aca3SDave Liu /*
4824c3aca3SDave Liu  * Hardware Reset Configuration Word
4924c3aca3SDave Liu  */
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
5124c3aca3SDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
5224c3aca3SDave Liu 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
5324c3aca3SDave Liu 	HRCWL_VCO_1X2 |\
5424c3aca3SDave Liu 	HRCWL_CSB_TO_CLKIN_2X1 |\
5524c3aca3SDave Liu 	HRCWL_CORE_TO_CSB_2X1 |\
5624c3aca3SDave Liu 	HRCWL_CE_PLL_VCO_DIV_2 |\
5724c3aca3SDave Liu 	HRCWL_CE_PLL_DIV_1X1 |\
5824c3aca3SDave Liu 	HRCWL_CE_TO_PLL_1X3)
5924c3aca3SDave Liu 
6024c3aca3SDave Liu #ifdef CONFIG_PCISLAVE
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
6224c3aca3SDave Liu 	HRCWH_PCI_AGENT |\
6324c3aca3SDave Liu 	HRCWH_PCI1_ARBITER_DISABLE |\
6424c3aca3SDave Liu 	HRCWH_CORE_ENABLE |\
6524c3aca3SDave Liu 	HRCWH_FROM_0XFFF00100 |\
6624c3aca3SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
6724c3aca3SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
6824c3aca3SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
6924c3aca3SDave Liu 	HRCWH_BIG_ENDIAN |\
7024c3aca3SDave Liu 	HRCWH_LALE_NORMAL)
7124c3aca3SDave Liu #else
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
7324c3aca3SDave Liu 	HRCWH_PCI_HOST |\
7424c3aca3SDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
7524c3aca3SDave Liu 	HRCWH_CORE_ENABLE |\
7624c3aca3SDave Liu 	HRCWH_FROM_0X00000100 |\
7724c3aca3SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
7824c3aca3SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
7924c3aca3SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
8024c3aca3SDave Liu 	HRCWH_BIG_ENDIAN |\
8124c3aca3SDave Liu 	HRCWH_LALE_NORMAL)
8224c3aca3SDave Liu #endif
8324c3aca3SDave Liu 
8424c3aca3SDave Liu /*
8524c3aca3SDave Liu  * System IO Config
8624c3aca3SDave Liu  */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
8824c3aca3SDave Liu 
8924c3aca3SDave Liu #define CONFIG_BOARD_EARLY_INIT_F	/* call board_pre_init */
9014778585STony Li #define CONFIG_BOARD_EARLY_INIT_R
9124c3aca3SDave Liu 
9224c3aca3SDave Liu /*
9324c3aca3SDave Liu  * IMMR new address
9424c3aca3SDave Liu  */
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
9624c3aca3SDave Liu 
9724c3aca3SDave Liu /*
9824c3aca3SDave Liu  * DDR Setup
9924c3aca3SDave Liu  */
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE	0x00000000	/* DDR is system memory */
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR	0x73000002	/* DDR II voltage is 1.8V */
10424c3aca3SDave Liu 
10524c3aca3SDave Liu #undef CONFIG_SPD_EEPROM
10624c3aca3SDave Liu #if defined(CONFIG_SPD_EEPROM)
10724c3aca3SDave Liu /* Determine DDR configuration from I2C interface
10824c3aca3SDave Liu  */
10924c3aca3SDave Liu #define SPD_EEPROM_ADDRESS	0x51	/* DDR SODIMM */
11024c3aca3SDave Liu #else
11124c3aca3SDave Liu /* Manually set up DDR parameters
11224c3aca3SDave Liu  */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		128	/* MB */
1142fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1152fef4020SJoe Hershberger 					| CSCONFIG_AP \
1162fef4020SJoe Hershberger 					| CSCONFIG_ODT_WR_CFG \
1172fef4020SJoe Hershberger 					| CSCONFIG_ROW_BIT_13 \
1182fef4020SJoe Hershberger 					| CSCONFIG_COL_BIT_10)
1192fef4020SJoe Hershberger 					/* 0x80840102 */
1202fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_0		((0 << TIMING_CFG0_RWT_SHIFT) \
1212fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_WRT_SHIFT) \
1222fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_RRT_SHIFT) \
1232fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_WWT_SHIFT) \
1242fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
1252fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
1262fef4020SJoe Hershberger 					| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
1272fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
1282fef4020SJoe Hershberger 					/* 0x00220802 */
1292fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_1		((3 << TIMING_CFG1_PRETOACT_SHIFT) \
1302fef4020SJoe Hershberger 					| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1312fef4020SJoe Hershberger 					| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
1322fef4020SJoe Hershberger 					| (5 << TIMING_CFG1_CASLAT_SHIFT) \
1332fef4020SJoe Hershberger 					| (13 << TIMING_CFG1_REFREC_SHIFT) \
1342fef4020SJoe Hershberger 					| (3 << TIMING_CFG1_WRREC_SHIFT) \
1352fef4020SJoe Hershberger 					| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
1362fef4020SJoe Hershberger 					| (2 << TIMING_CFG1_WRTORD_SHIFT))
1372fef4020SJoe Hershberger 					/* 0x3935D322 */
1382fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2		((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
1392fef4020SJoe Hershberger 				| (31 << TIMING_CFG2_CPO_SHIFT) \
1402fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
1412fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
1422fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
1432fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1442fef4020SJoe Hershberger 				| (10 << TIMING_CFG2_FOUR_ACT_SHIFT))
1452fef4020SJoe Hershberger 				/* 0x0F9048CA */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3		0x00000000
1472fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CLK_CNTL		DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
1482fef4020SJoe Hershberger 					/* 0x02000000 */
1492fef4020SJoe Hershberger #define CONFIG_SYS_DDR_MODE		((0x4440 << SDRAM_MODE_ESD_SHIFT) \
1502fef4020SJoe Hershberger 					| (0x0232 << SDRAM_MODE_SD_SHIFT))
1512fef4020SJoe Hershberger 					/* 0x44400232 */
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x8000c000
1532fef4020SJoe Hershberger #define CONFIG_SYS_DDR_INTERVAL		((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
1542fef4020SJoe Hershberger 					| (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
1552fef4020SJoe Hershberger 					/* 0x03200064 */
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x00000007
1572fef4020SJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1582fef4020SJoe Hershberger 					| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1592fef4020SJoe Hershberger 					| SDRAM_CFG_32_BE)
1602fef4020SJoe Hershberger 					/* 0x43080000 */
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000
16224c3aca3SDave Liu #endif
16324c3aca3SDave Liu 
16424c3aca3SDave Liu /*
16524c3aca3SDave Liu  * Memory test
16624c3aca3SDave Liu  */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00100000
17024c3aca3SDave Liu 
17124c3aca3SDave Liu /*
17224c3aca3SDave Liu  * The reserved memory
17324c3aca3SDave Liu  */
17414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
17524c3aca3SDave Liu 
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
17824c3aca3SDave Liu #else
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
18024c3aca3SDave Liu #endif
18124c3aca3SDave Liu 
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
1834a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN	(384 * 1024)	/* Reserve 384 kB for Mon */
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(128 * 1024)	/* Reserved for malloc */
18524c3aca3SDave Liu 
18624c3aca3SDave Liu /*
18724c3aca3SDave Liu  * Initial RAM Base Address Setup
18824c3aca3SDave Liu  */
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
190989091acSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000	/* Initial RAM addr */
191553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM */
192989091acSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
193989091acSJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
19424c3aca3SDave Liu 
19524c3aca3SDave Liu /*
19624c3aca3SDave Liu  * Local Bus Configuration & Clock Setup
19724c3aca3SDave Liu  */
198c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
199c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
20124c3aca3SDave Liu 
20224c3aca3SDave Liu /*
20324c3aca3SDave Liu  * FLASH on the Local Bus
20424c3aca3SDave Liu  */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
20600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE	0xFE000000	/* FLASH base address */
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE	16	/* FLASH size is 16M */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
21024c3aca3SDave Liu 
211989091acSJoe Hershberger 					/* Window base at flash base */
212989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
213*7d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_32MB)
21424c3aca3SDave Liu 
215989091acSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
216*7d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port */ \
217*7d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
218989091acSJoe Hershberger 				| BR_V)		/* valid */
219*7d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
220*7d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
221*7d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
222*7d6a0982SJoe Hershberger 				| OR_GPCM_ACS_DIV2 \
223*7d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
224*7d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
225*7d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
226*7d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
227*7d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
228*7d6a0982SJoe Hershberger 				/* 0xfe006ff7 */
22924c3aca3SDave Liu 
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128	/* sectors per device */
23224c3aca3SDave Liu 
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
23424c3aca3SDave Liu 
23524c3aca3SDave Liu /*
23624c3aca3SDave Liu  * BCSR on the Local Bus
23724c3aca3SDave Liu  */
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR			0xF8000000
239989091acSJoe Hershberger 					/* Access window base at BCSR base */
240989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR
241*7d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
24224c3aca3SDave Liu 
243*7d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM		(CONFIG_SYS_BCSR \
244*7d6a0982SJoe Hershberger 					| BR_PS_8 \
245*7d6a0982SJoe Hershberger 					| BR_MS_GPCM \
246*7d6a0982SJoe Hershberger 					| BR_V)
247*7d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM		(OR_AM_32KB \
248*7d6a0982SJoe Hershberger 					| OR_GPCM_XAM \
249*7d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
250*7d6a0982SJoe Hershberger 					| OR_GPCM_XACS \
251*7d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
252*7d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
253*7d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
254*7d6a0982SJoe Hershberger 					| OR_GPCM_EAD)
255*7d6a0982SJoe Hershberger 					/* 0xFFFFE9F7 */
25624c3aca3SDave Liu 
25724c3aca3SDave Liu /*
25824c3aca3SDave Liu  * Windows to access PIB via local bus
25924c3aca3SDave Liu  */
260*7d6a0982SJoe Hershberger 					/* PIB window base 0xF8008000 */
261*7d6a0982SJoe Hershberger #define CONFIG_SYS_PIB_BASE		0xF8008000
262*7d6a0982SJoe Hershberger #define CONFIG_SYS_PIB_WINDOW_SIZE	(32 * 1024)
263*7d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_PIB_BASE
264*7d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_64KB)
26524c3aca3SDave Liu 
26624c3aca3SDave Liu /*
26724c3aca3SDave Liu  * CS2 on Local Bus, to PIB
26824c3aca3SDave Liu  */
269*7d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_PIB_BASE \
270*7d6a0982SJoe Hershberger 				| BR_PS_8 \
271*7d6a0982SJoe Hershberger 				| BR_MS_GPCM \
272*7d6a0982SJoe Hershberger 				| BR_V)
273*7d6a0982SJoe Hershberger 				/* 0xF8008801 */
274*7d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM	(P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \
275*7d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
276*7d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
277*7d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
278*7d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
279*7d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
280*7d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
281*7d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
282*7d6a0982SJoe Hershberger 				/* 0xffffe9f7 */
28324c3aca3SDave Liu 
28424c3aca3SDave Liu /*
28524c3aca3SDave Liu  * CS3 on Local Bus, to PIB
28624c3aca3SDave Liu  */
287*7d6a0982SJoe Hershberger #define CONFIG_SYS_BR3_PRELIM	((CONFIG_SYS_PIB_BASE + \
288*7d6a0982SJoe Hershberger 					CONFIG_SYS_PIB_WINDOW_SIZE) \
289*7d6a0982SJoe Hershberger 				| BR_PS_8 \
290*7d6a0982SJoe Hershberger 				| BR_MS_GPCM \
291*7d6a0982SJoe Hershberger 				| BR_V)
292*7d6a0982SJoe Hershberger 				/* 0xF8010801 */
293*7d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM	(P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \
294*7d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
295*7d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
296*7d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
297*7d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
298*7d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
299*7d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
300*7d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
301*7d6a0982SJoe Hershberger 				/* 0xffffe9f7 */
30224c3aca3SDave Liu 
30324c3aca3SDave Liu /*
30424c3aca3SDave Liu  * Serial Port
30524c3aca3SDave Liu  */
30624c3aca3SDave Liu #define CONFIG_CONS_INDEX	1
3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
31124c3aca3SDave Liu 
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
31324c3aca3SDave Liu 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
31424c3aca3SDave Liu 
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
31724c3aca3SDave Liu 
31822d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
319a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
32024c3aca3SDave Liu /* Use the HUSH parser */
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
32424c3aca3SDave Liu #endif
32524c3aca3SDave Liu 
32624c3aca3SDave Liu /* pass open firmware flat tree */
32735cc4e48SKim Phillips #define CONFIG_OF_LIBFDT	1
32824c3aca3SDave Liu #define CONFIG_OF_BOARD_SETUP	1
3295b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
33024c3aca3SDave Liu 
33124c3aca3SDave Liu /* I2C */
33224c3aca3SDave Liu #define CONFIG_HARD_I2C		/* I2C with hardware support */
33324c3aca3SDave Liu #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
33424c3aca3SDave Liu #define CONFIG_FSL_I2C
3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */
3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE	0x7F
3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x51}	/* Don't probe these addrs */
3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET	0x3000
33924c3aca3SDave Liu 
34024c3aca3SDave Liu /*
34124c3aca3SDave Liu  * Config on-board RTC
34224c3aca3SDave Liu  */
34324c3aca3SDave Liu #define CONFIG_RTC_DS1374		/* use ds1374 rtc via i2c */
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68	/* at address 0x68 */
34524c3aca3SDave Liu 
34624c3aca3SDave Liu /*
34724c3aca3SDave Liu  * General PCI
34824c3aca3SDave Liu  * Addresses are mapped 1-1.
34924c3aca3SDave Liu  */
3509993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3519993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3529993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
3539993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
3549993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
3559993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3569993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_BASE		0x00000000
3579993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_PHYS		0xE0300000
3589993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_SIZE		0x100000	/* 1M */
35924c3aca3SDave Liu 
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
36324c3aca3SDave Liu 
36424c3aca3SDave Liu 
36524c3aca3SDave Liu #ifdef CONFIG_PCI
36624c3aca3SDave Liu 
36724c3aca3SDave Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
3689993e196SKim Phillips #define CONFIG_83XX_PCI_STREAMING
36924c3aca3SDave Liu 
37024c3aca3SDave Liu #undef CONFIG_EEPRO100
37124c3aca3SDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */
37324c3aca3SDave Liu 
37424c3aca3SDave Liu #endif	/* CONFIG_PCI */
37524c3aca3SDave Liu 
37624c3aca3SDave Liu /*
37724c3aca3SDave Liu  * QE UEC ethernet configuration
37824c3aca3SDave Liu  */
37924c3aca3SDave Liu #define CONFIG_UEC_ETH
38078b7a8efSKim Phillips #define CONFIG_ETHPRIME		"UEC0"
38124c3aca3SDave Liu 
38224c3aca3SDave Liu #define CONFIG_UEC_ETH1		/* ETH3 */
38324c3aca3SDave Liu 
38424c3aca3SDave Liu #ifdef CONFIG_UEC_ETH1
3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM	2	/* UCC3 */
3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK		QE_CLK9
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK		QE_CLK10
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR	3
390865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
391582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
39224c3aca3SDave Liu #endif
39324c3aca3SDave Liu 
39424c3aca3SDave Liu #define CONFIG_UEC_ETH2		/* ETH4 */
39524c3aca3SDave Liu 
39624c3aca3SDave Liu #ifdef CONFIG_UEC_ETH2
3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM	3	/* UCC4 */
3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK		QE_CLK7
3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK		QE_CLK8
4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE	FAST_ETH
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR	4
402865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
403582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED	100
40424c3aca3SDave Liu #endif
40524c3aca3SDave Liu 
40624c3aca3SDave Liu /*
40724c3aca3SDave Liu  * Environment
40824c3aca3SDave Liu  */
4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
4105a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
411989091acSJoe Hershberger 	#define CONFIG_ENV_ADDR		\
412989091acSJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4130e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000
4140e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
41524c3aca3SDave Liu #else
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
41793f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4190e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
42024c3aca3SDave Liu #endif
42124c3aca3SDave Liu 
42224c3aca3SDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
42424c3aca3SDave Liu 
4258ea5499aSJon Loeliger /*
426079a136cSJon Loeliger  * BOOTP options
427079a136cSJon Loeliger  */
428079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
429079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH
430079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY
431079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME
432079a136cSJon Loeliger 
433079a136cSJon Loeliger 
434079a136cSJon Loeliger /*
4358ea5499aSJon Loeliger  * Command line configuration.
4368ea5499aSJon Loeliger  */
4378ea5499aSJon Loeliger #include <config_cmd_default.h>
4388ea5499aSJon Loeliger 
4398ea5499aSJon Loeliger #define CONFIG_CMD_PING
4408ea5499aSJon Loeliger #define CONFIG_CMD_I2C
4418ea5499aSJon Loeliger #define CONFIG_CMD_ASKENV
4428ea5499aSJon Loeliger 
44324c3aca3SDave Liu #if defined(CONFIG_PCI)
4448ea5499aSJon Loeliger     #define CONFIG_CMD_PCI
44524c3aca3SDave Liu #endif
44624c3aca3SDave Liu 
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
448bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
4498ea5499aSJon Loeliger     #undef CONFIG_CMD_LOADS
4508ea5499aSJon Loeliger #endif
4518ea5499aSJon Loeliger 
45224c3aca3SDave Liu 
45324c3aca3SDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
45424c3aca3SDave Liu 
45524c3aca3SDave Liu /*
45624c3aca3SDave Liu  * Miscellaneous configurable options
45724c3aca3SDave Liu  */
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP	/* undef to save memory */
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "	/* Monitor Command Prompt */
46124c3aca3SDave Liu 
4628ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
46424c3aca3SDave Liu #else
4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
46624c3aca3SDave Liu #endif
46724c3aca3SDave Liu 
468989091acSJoe Hershberger 				/* Print Buffer Size */
469989091acSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
471989091acSJoe Hershberger 				/* Boot Argument Buffer Size */
472989091acSJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms ticks */
47424c3aca3SDave Liu 
47524c3aca3SDave Liu /*
47624c3aca3SDave Liu  * For booting Linux, the board info and command line data
4779f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
47824c3aca3SDave Liu  * the maximum mapped by the Linux kernel during initialization.
47924c3aca3SDave Liu  */
480989091acSJoe Hershberger 					/* Initial Memory map for Linux */
481989091acSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ		(256 << 20)
48224c3aca3SDave Liu 
48324c3aca3SDave Liu /*
48424c3aca3SDave Liu  * Core HID Setup
48524c3aca3SDave Liu  */
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
4871a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
4881a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE)
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
49024c3aca3SDave Liu 
49124c3aca3SDave Liu /*
49224c3aca3SDave Liu  * MMU Setup
49324c3aca3SDave Liu  */
49424c3aca3SDave Liu 
49531d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
49631d82672SBecky Bruce 
49724c3aca3SDave Liu /* DDR: cache cacheable */
498989091acSJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
49972cd4087SJoe Hershberger 				| BATL_PP_RW \
500989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
501989091acSJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
502989091acSJoe Hershberger 				| BATU_BL_256M \
503989091acSJoe Hershberger 				| BATU_VS \
504989091acSJoe Hershberger 				| BATU_VP)
5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
50724c3aca3SDave Liu 
50824c3aca3SDave Liu /* IMMRBAR & PCI IO: cache-inhibit and guarded */
509989091acSJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR \
51072cd4087SJoe Hershberger 				| BATL_PP_RW \
511989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
512989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
513989091acSJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR \
514989091acSJoe Hershberger 				| BATU_BL_4M \
515989091acSJoe Hershberger 				| BATU_VS \
516989091acSJoe Hershberger 				| BATU_VP)
5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
51924c3aca3SDave Liu 
52024c3aca3SDave Liu /* BCSR: cache-inhibit and guarded */
521989091acSJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_BCSR \
52272cd4087SJoe Hershberger 				| BATL_PP_RW \
523989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
524989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
525989091acSJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_BCSR \
526989091acSJoe Hershberger 				| BATU_BL_128K \
527989091acSJoe Hershberger 				| BATU_VS \
528989091acSJoe Hershberger 				| BATU_VP)
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
53124c3aca3SDave Liu 
53224c3aca3SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
533989091acSJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_FLASH_BASE \
53472cd4087SJoe Hershberger 				| BATL_PP_RW \
535989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
536989091acSJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_FLASH_BASE \
537989091acSJoe Hershberger 				| BATU_BL_32M \
538989091acSJoe Hershberger 				| BATU_VS \
539989091acSJoe Hershberger 				| BATU_VP)
540989091acSJoe Hershberger #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_FLASH_BASE \
54172cd4087SJoe Hershberger 				| BATL_PP_RW \
542989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
543989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
54524c3aca3SDave Liu 
5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(0)
5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(0)
5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
55024c3aca3SDave Liu 
55124c3aca3SDave Liu /* Stack in dcache: cacheable, no memory coherence */
55272cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
553989091acSJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
554989091acSJoe Hershberger 				| BATU_BL_128K \
555989091acSJoe Hershberger 				| BATU_VS \
556989091acSJoe Hershberger 				| BATU_VP)
5576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
55924c3aca3SDave Liu 
56024c3aca3SDave Liu #ifdef CONFIG_PCI
56124c3aca3SDave Liu /* PCI MEM space: cacheable */
562989091acSJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI1_MEM_PHYS \
56372cd4087SJoe Hershberger 				| BATL_PP_RW \
564989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
565989091acSJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI1_MEM_PHYS \
566989091acSJoe Hershberger 				| BATU_BL_256M \
567989091acSJoe Hershberger 				| BATU_VS \
568989091acSJoe Hershberger 				| BATU_VP)
5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
57124c3aca3SDave Liu /* PCI MMIO space: cache-inhibit and guarded */
572989091acSJoe Hershberger #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI1_MMIO_PHYS \
57372cd4087SJoe Hershberger 				| BATL_PP_RW \
574989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
575989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
576989091acSJoe Hershberger #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI1_MMIO_PHYS \
577989091acSJoe Hershberger 				| BATU_BL_256M \
578989091acSJoe Hershberger 				| BATU_VS \
579989091acSJoe Hershberger 				| BATU_VP)
5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
58224c3aca3SDave Liu #else
5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
59124c3aca3SDave Liu #endif
59224c3aca3SDave Liu 
5938ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
59424c3aca3SDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
59524c3aca3SDave Liu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
59624c3aca3SDave Liu #endif
59724c3aca3SDave Liu 
59824c3aca3SDave Liu /*
59924c3aca3SDave Liu  * Environment Configuration
6009993e196SKim Phillips  */ #define CONFIG_ENV_OVERWRITE
60124c3aca3SDave Liu 
60224c3aca3SDave Liu #if defined(CONFIG_UEC_ETH)
603977b5758SKim Phillips #define CONFIG_HAS_ETH0
60424c3aca3SDave Liu #define CONFIG_HAS_ETH1
60524c3aca3SDave Liu #endif
60624c3aca3SDave Liu 
60724c3aca3SDave Liu #define CONFIG_BAUDRATE	115200
60824c3aca3SDave Liu 
60979f516bcSKim Phillips #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
61024c3aca3SDave Liu 
61124c3aca3SDave Liu #define CONFIG_BOOTDELAY 6	/* -1 disables auto-boot */
61224c3aca3SDave Liu #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
61324c3aca3SDave Liu 
61424c3aca3SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
61524c3aca3SDave Liu 	"netdev=eth0\0"							\
61624c3aca3SDave Liu 	"consoledev=ttyS0\0"						\
61724c3aca3SDave Liu 	"ramdiskaddr=1000000\0"						\
61824c3aca3SDave Liu 	"ramdiskfile=ramfs.83xx\0"					\
61979f516bcSKim Phillips 	"fdtaddr=780000\0"						\
620270fe261SKim Phillips 	"fdtfile=mpc832x_mds.dtb\0"					\
62124c3aca3SDave Liu 	""
62224c3aca3SDave Liu 
62324c3aca3SDave Liu #define CONFIG_NFSBOOTCOMMAND						\
62424c3aca3SDave Liu 	"setenv bootargs root=/dev/nfs rw "				\
62524c3aca3SDave Liu 		"nfsroot=$serverip:$rootpath "				\
626989091acSJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
627989091acSJoe Hershberger 							"$netdev:off "	\
62824c3aca3SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
62924c3aca3SDave Liu 	"tftp $loadaddr $bootfile;"					\
63024c3aca3SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
63124c3aca3SDave Liu 	"bootm $loadaddr - $fdtaddr"
63224c3aca3SDave Liu 
63324c3aca3SDave Liu #define CONFIG_RAMBOOTCOMMAND						\
63424c3aca3SDave Liu 	"setenv bootargs root=/dev/ram rw "				\
63524c3aca3SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
63624c3aca3SDave Liu 	"tftp $ramdiskaddr $ramdiskfile;"				\
63724c3aca3SDave Liu 	"tftp $loadaddr $bootfile;"					\
63824c3aca3SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
63924c3aca3SDave Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
64024c3aca3SDave Liu 
64124c3aca3SDave Liu 
64224c3aca3SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
64324c3aca3SDave Liu 
64424c3aca3SDave Liu #endif	/* __CONFIG_H */
645