124c3aca3SDave Liu /* 224c3aca3SDave Liu * Copyright (C) 2006 Freescale Semiconductor, Inc. 324c3aca3SDave Liu * 424c3aca3SDave Liu * This program is free software; you can redistribute it and/or 524c3aca3SDave Liu * modify it under the terms of the GNU General Public License as 624c3aca3SDave Liu * published by the Free Software Foundation; either version 2 of 724c3aca3SDave Liu * the License, or (at your option) any later version. 824c3aca3SDave Liu * 924c3aca3SDave Liu * This program is distributed in the hope that it will be useful, 1024c3aca3SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 1124c3aca3SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1224c3aca3SDave Liu * GNU General Public License for more details. 1324c3aca3SDave Liu * 1424c3aca3SDave Liu * You should have received a copy of the GNU General Public License 1524c3aca3SDave Liu * along with this program; if not, write to the Free Software 1624c3aca3SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 1724c3aca3SDave Liu * MA 02111-1307 USA 1824c3aca3SDave Liu */ 1924c3aca3SDave Liu 2024c3aca3SDave Liu #ifndef __CONFIG_H 2124c3aca3SDave Liu #define __CONFIG_H 2224c3aca3SDave Liu 2324c3aca3SDave Liu /* 2424c3aca3SDave Liu * High Level Configuration Options 2524c3aca3SDave Liu */ 2624c3aca3SDave Liu #define CONFIG_E300 1 /* E300 family */ 2724c3aca3SDave Liu #define CONFIG_QE 1 /* Has QE */ 280f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 292c7920afSPeter Tyser #define CONFIG_MPC832x 1 /* MPC832x CPU specific */ 3024c3aca3SDave Liu #define CONFIG_MPC832XEMDS 1 /* MPC832XEMDS board specific */ 3114778585STony Li #undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */ 3214778585STony Li #undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */ 3324c3aca3SDave Liu 3424c3aca3SDave Liu /* 3524c3aca3SDave Liu * System Clock Setup 3624c3aca3SDave Liu */ 3724c3aca3SDave Liu #ifdef CONFIG_PCISLAVE 3824c3aca3SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 3924c3aca3SDave Liu #else 4024c3aca3SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 4124c3aca3SDave Liu #endif 4224c3aca3SDave Liu 4324c3aca3SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 4424c3aca3SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 4524c3aca3SDave Liu #endif 4624c3aca3SDave Liu 4724c3aca3SDave Liu /* 4824c3aca3SDave Liu * Hardware Reset Configuration Word 4924c3aca3SDave Liu */ 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 5124c3aca3SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 5224c3aca3SDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 5324c3aca3SDave Liu HRCWL_VCO_1X2 |\ 5424c3aca3SDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 5524c3aca3SDave Liu HRCWL_CORE_TO_CSB_2X1 |\ 5624c3aca3SDave Liu HRCWL_CE_PLL_VCO_DIV_2 |\ 5724c3aca3SDave Liu HRCWL_CE_PLL_DIV_1X1 |\ 5824c3aca3SDave Liu HRCWL_CE_TO_PLL_1X3) 5924c3aca3SDave Liu 6024c3aca3SDave Liu #ifdef CONFIG_PCISLAVE 616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 6224c3aca3SDave Liu HRCWH_PCI_AGENT |\ 6324c3aca3SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 6424c3aca3SDave Liu HRCWH_CORE_ENABLE |\ 6524c3aca3SDave Liu HRCWH_FROM_0XFFF00100 |\ 6624c3aca3SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6724c3aca3SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 6824c3aca3SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 6924c3aca3SDave Liu HRCWH_BIG_ENDIAN |\ 7024c3aca3SDave Liu HRCWH_LALE_NORMAL) 7124c3aca3SDave Liu #else 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 7324c3aca3SDave Liu HRCWH_PCI_HOST |\ 7424c3aca3SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 7524c3aca3SDave Liu HRCWH_CORE_ENABLE |\ 7624c3aca3SDave Liu HRCWH_FROM_0X00000100 |\ 7724c3aca3SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 7824c3aca3SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 7924c3aca3SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 8024c3aca3SDave Liu HRCWH_BIG_ENDIAN |\ 8124c3aca3SDave Liu HRCWH_LALE_NORMAL) 8224c3aca3SDave Liu #endif 8324c3aca3SDave Liu 8424c3aca3SDave Liu /* 8524c3aca3SDave Liu * System IO Config 8624c3aca3SDave Liu */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 8824c3aca3SDave Liu 8924c3aca3SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 9014778585STony Li #define CONFIG_BOARD_EARLY_INIT_R 9124c3aca3SDave Liu 9224c3aca3SDave Liu /* 9324c3aca3SDave Liu * IMMR new address 9424c3aca3SDave Liu */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 9624c3aca3SDave Liu 9724c3aca3SDave Liu /* 9824c3aca3SDave Liu * DDR Setup 9924c3aca3SDave Liu */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */ 10424c3aca3SDave Liu 10524c3aca3SDave Liu #undef CONFIG_SPD_EEPROM 10624c3aca3SDave Liu #if defined(CONFIG_SPD_EEPROM) 10724c3aca3SDave Liu /* Determine DDR configuration from I2C interface 10824c3aca3SDave Liu */ 10924c3aca3SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */ 11024c3aca3SDave Liu #else 11124c3aca3SDave Liu /* Manually set up DDR parameters 11224c3aca3SDave Liu */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80840102 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00220802 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x0f9048ca 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x44400232 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x03200064 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG 0x43080000 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 12624c3aca3SDave Liu #endif 12724c3aca3SDave Liu 12824c3aca3SDave Liu /* 12924c3aca3SDave Liu * Memory test 13024c3aca3SDave Liu */ 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 13424c3aca3SDave Liu 13524c3aca3SDave Liu /* 13624c3aca3SDave Liu * The reserved memory 13724c3aca3SDave Liu */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 13924c3aca3SDave Liu 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 14224c3aca3SDave Liu #else 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 14424c3aca3SDave Liu #endif 14524c3aca3SDave Liu 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 1474a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 14924c3aca3SDave Liu 15024c3aca3SDave Liu /* 15124c3aca3SDave Liu * Initial RAM Base Address Setup 15224c3aca3SDave Liu */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 15824c3aca3SDave Liu 15924c3aca3SDave Liu /* 16024c3aca3SDave Liu * Local Bus Configuration & Clock Setup 16124c3aca3SDave Liu */ 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_2) 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 16424c3aca3SDave Liu 16524c3aca3SDave Liu /* 16624c3aca3SDave Liu * FLASH on the Local Bus 16724c3aca3SDave Liu */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 16900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */ 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 17324c3aca3SDave Liu 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */ 17624c3aca3SDave Liu 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \ 17824c3aca3SDave Liu (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 17924c3aca3SDave Liu BR_V) /* valid */ 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */ 18124c3aca3SDave Liu 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 18424c3aca3SDave Liu 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 18624c3aca3SDave Liu 18724c3aca3SDave Liu /* 18824c3aca3SDave Liu * BCSR on the Local Bus 18924c3aca3SDave Liu */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 19324c3aca3SDave Liu 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port size=8bit, MSEL=GPCM */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */ 19624c3aca3SDave Liu 19724c3aca3SDave Liu /* 19824c3aca3SDave Liu * SDRAM on the Local Bus 19924c3aca3SDave Liu */ 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM /* The board has not SRDAM on local bus */ 20124c3aca3SDave Liu 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 20524c3aca3SDave Liu 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64MB */ 20824c3aca3SDave Liu 20924c3aca3SDave Liu /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */ 21024c3aca3SDave Liu /* 21124c3aca3SDave Liu * Base Register 2 and Option Register 2 configure SDRAM. 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 21324c3aca3SDave Liu * 21424c3aca3SDave Liu * For BR2, need: 21524c3aca3SDave Liu * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 21624c3aca3SDave Liu * port size = 32-bits = BR2[19:20] = 11 21724c3aca3SDave Liu * no parity checking = BR2[21:22] = 00 21824c3aca3SDave Liu * SDRAM for MSEL = BR2[24:26] = 011 21924c3aca3SDave Liu * Valid = BR[31] = 1 22024c3aca3SDave Liu * 22124c3aca3SDave Liu * 0 4 8 12 16 20 24 28 22224c3aca3SDave Liu * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 22324c3aca3SDave Liu * 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 22524c3aca3SDave Liu * the top 17 bits of BR2. 22624c3aca3SDave Liu */ 22724c3aca3SDave Liu 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */ 22924c3aca3SDave Liu 23024c3aca3SDave Liu /* 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 23224c3aca3SDave Liu * 23324c3aca3SDave Liu * For OR2, need: 23424c3aca3SDave Liu * 64MB mask for AM, OR2[0:7] = 1111 1100 23524c3aca3SDave Liu * XAM, OR2[17:18] = 11 23624c3aca3SDave Liu * 9 columns OR2[19-21] = 010 23724c3aca3SDave Liu * 13 rows OR2[23-25] = 100 23824c3aca3SDave Liu * EAD set for extra time OR[31] = 1 23924c3aca3SDave Liu * 24024c3aca3SDave Liu * 0 4 8 12 16 20 24 28 24124c3aca3SDave Liu * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 24224c3aca3SDave Liu */ 24324c3aca3SDave Liu 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 24524c3aca3SDave Liu 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 24824c3aca3SDave Liu 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723 25024c3aca3SDave Liu 25124c3aca3SDave Liu #endif 25224c3aca3SDave Liu 25324c3aca3SDave Liu /* 25424c3aca3SDave Liu * Windows to access PIB via local bus 25524c3aca3SDave Liu */ 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8008000 /* windows base 0xf8008000 */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */ 25824c3aca3SDave Liu 25924c3aca3SDave Liu /* 26024c3aca3SDave Liu * CS2 on Local Bus, to PIB 26124c3aca3SDave Liu */ 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf8008801 /* CS2 base address at 0xf8008000 */ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */ 26424c3aca3SDave Liu 26524c3aca3SDave Liu /* 26624c3aca3SDave Liu * CS3 on Local Bus, to PIB 26724c3aca3SDave Liu */ 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8010801 /* CS3 base address at 0xf8010000 */ 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */ 27024c3aca3SDave Liu 27124c3aca3SDave Liu /* 27224c3aca3SDave Liu * Serial Port 27324c3aca3SDave Liu */ 27424c3aca3SDave Liu #define CONFIG_CONS_INDEX 1 27524c3aca3SDave Liu #undef CONFIG_SERIAL_SOFTWARE_FIFO 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 28024c3aca3SDave Liu 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 28224c3aca3SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 28324c3aca3SDave Liu 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 28624c3aca3SDave Liu 28722d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 28824c3aca3SDave Liu /* Use the HUSH parser */ 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 29224c3aca3SDave Liu #endif 29324c3aca3SDave Liu 29424c3aca3SDave Liu /* pass open firmware flat tree */ 29535cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 29624c3aca3SDave Liu #define CONFIG_OF_BOARD_SETUP 1 2975b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 29824c3aca3SDave Liu 29924c3aca3SDave Liu /* I2C */ 30024c3aca3SDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 30124c3aca3SDave Liu #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 30224c3aca3SDave Liu #define CONFIG_FSL_I2C 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 30724c3aca3SDave Liu 30824c3aca3SDave Liu /* 30924c3aca3SDave Liu * Config on-board RTC 31024c3aca3SDave Liu */ 31124c3aca3SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 31324c3aca3SDave Liu 31424c3aca3SDave Liu /* 31524c3aca3SDave Liu * General PCI 31624c3aca3SDave Liu * Addresses are mapped 1-1. 31724c3aca3SDave Liu */ 3189993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3199993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3209993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3219993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3229993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3239993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3249993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3259993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000 3269993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 32724c3aca3SDave Liu 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 33124c3aca3SDave Liu 33224c3aca3SDave Liu 33324c3aca3SDave Liu #ifdef CONFIG_PCI 33424c3aca3SDave Liu 33524c3aca3SDave Liu #define CONFIG_NET_MULTI 33624c3aca3SDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3379993e196SKim Phillips #define CONFIG_83XX_PCI_STREAMING 33824c3aca3SDave Liu 33924c3aca3SDave Liu #undef CONFIG_EEPRO100 34024c3aca3SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 34224c3aca3SDave Liu 34324c3aca3SDave Liu #endif /* CONFIG_PCI */ 34424c3aca3SDave Liu 34524c3aca3SDave Liu 34624c3aca3SDave Liu #ifndef CONFIG_NET_MULTI 34724c3aca3SDave Liu #define CONFIG_NET_MULTI 1 34824c3aca3SDave Liu #endif 34924c3aca3SDave Liu 35024c3aca3SDave Liu /* 35124c3aca3SDave Liu * QE UEC ethernet configuration 35224c3aca3SDave Liu */ 35324c3aca3SDave Liu #define CONFIG_UEC_ETH 354711a7946SKim Phillips #define CONFIG_ETHPRIME "FSL UEC0" 35524c3aca3SDave Liu 35624c3aca3SDave Liu #define CONFIG_UEC_ETH1 /* ETH3 */ 35724c3aca3SDave Liu 35824c3aca3SDave Liu #ifdef CONFIG_UEC_ETH1 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR 3 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_100_MII 36524c3aca3SDave Liu #endif 36624c3aca3SDave Liu 36724c3aca3SDave Liu #define CONFIG_UEC_ETH2 /* ETH4 */ 36824c3aca3SDave Liu 36924c3aca3SDave Liu #ifdef CONFIG_UEC_ETH2 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM 3 /* UCC4 */ 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK QE_CLK7 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK QE_CLK8 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR 4 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_100_MII 37624c3aca3SDave Liu #endif 37724c3aca3SDave Liu 37824c3aca3SDave Liu /* 37924c3aca3SDave Liu * Environment 38024c3aca3SDave Liu */ 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3825a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 3840e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 3850e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 38624c3aca3SDave Liu #else 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 38893f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3900e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 39124c3aca3SDave Liu #endif 39224c3aca3SDave Liu 39324c3aca3SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 39524c3aca3SDave Liu 3968ea5499aSJon Loeliger /* 397079a136cSJon Loeliger * BOOTP options 398079a136cSJon Loeliger */ 399079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 400079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH 401079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY 402079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME 403079a136cSJon Loeliger 404079a136cSJon Loeliger 405079a136cSJon Loeliger /* 4068ea5499aSJon Loeliger * Command line configuration. 4078ea5499aSJon Loeliger */ 4088ea5499aSJon Loeliger #include <config_cmd_default.h> 4098ea5499aSJon Loeliger 4108ea5499aSJon Loeliger #define CONFIG_CMD_PING 4118ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4128ea5499aSJon Loeliger #define CONFIG_CMD_ASKENV 4138ea5499aSJon Loeliger 41424c3aca3SDave Liu #if defined(CONFIG_PCI) 4158ea5499aSJon Loeliger #define CONFIG_CMD_PCI 41624c3aca3SDave Liu #endif 41724c3aca3SDave Liu 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 419bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4208ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 4218ea5499aSJon Loeliger #endif 4228ea5499aSJon Loeliger 42324c3aca3SDave Liu 42424c3aca3SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 42524c3aca3SDave Liu 42624c3aca3SDave Liu /* 42724c3aca3SDave Liu * Miscellaneous configurable options 42824c3aca3SDave Liu */ 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 43224c3aca3SDave Liu 4338ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 43524c3aca3SDave Liu #else 4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 43724c3aca3SDave Liu #endif 43824c3aca3SDave Liu 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 44324c3aca3SDave Liu 44424c3aca3SDave Liu /* 44524c3aca3SDave Liu * For booting Linux, the board info and command line data 44624c3aca3SDave Liu * have to be in the first 8 MB of memory, since this is 44724c3aca3SDave Liu * the maximum mapped by the Linux kernel during initialization. 44824c3aca3SDave Liu */ 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 45024c3aca3SDave Liu 45124c3aca3SDave Liu /* 45224c3aca3SDave Liu * Core HID Setup 45324c3aca3SDave Liu */ 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 45724c3aca3SDave Liu 45824c3aca3SDave Liu /* 45924c3aca3SDave Liu * MMU Setup 46024c3aca3SDave Liu */ 46124c3aca3SDave Liu 46231d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 46331d82672SBecky Bruce 46424c3aca3SDave Liu /* DDR: cache cacheable */ 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 46924c3aca3SDave Liu 47024c3aca3SDave Liu /* IMMRBAR & PCI IO: cache-inhibit and guarded */ 4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \ 47224c3aca3SDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP) 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 47624c3aca3SDave Liu 47724c3aca3SDave Liu /* BCSR: cache-inhibit and guarded */ 4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR | BATL_PP_10 | \ 47924c3aca3SDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP) 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 48324c3aca3SDave Liu 48424c3aca3SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \ 48824c3aca3SDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 49024c3aca3SDave Liu 4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 4946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 49524c3aca3SDave Liu 49624c3aca3SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) 4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 50124c3aca3SDave Liu 50224c3aca3SDave Liu #ifdef CONFIG_PCI 50324c3aca3SDave Liu /* PCI MEM space: cacheable */ 5049993e196SKim Phillips #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 5059993e196SKim Phillips #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 50824c3aca3SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 5099993e196SKim Phillips #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS | BATL_PP_10 | \ 51024c3aca3SDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5119993e196SKim Phillips #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 51424c3aca3SDave Liu #else 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 52324c3aca3SDave Liu #endif 52424c3aca3SDave Liu 52524c3aca3SDave Liu /* 52624c3aca3SDave Liu * Internal Definitions 52724c3aca3SDave Liu * 52824c3aca3SDave Liu * Boot Flags 52924c3aca3SDave Liu */ 53024c3aca3SDave Liu #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 53124c3aca3SDave Liu #define BOOTFLAG_WARM 0x02 /* Software reboot */ 53224c3aca3SDave Liu 5338ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 53424c3aca3SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 53524c3aca3SDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 53624c3aca3SDave Liu #endif 53724c3aca3SDave Liu 53824c3aca3SDave Liu /* 53924c3aca3SDave Liu * Environment Configuration 5409993e196SKim Phillips */ #define CONFIG_ENV_OVERWRITE 54124c3aca3SDave Liu 54224c3aca3SDave Liu #if defined(CONFIG_UEC_ETH) 543977b5758SKim Phillips #define CONFIG_HAS_ETH0 54424c3aca3SDave Liu #define CONFIG_ETHADDR 00:04:9f:ef:03:01 54524c3aca3SDave Liu #define CONFIG_HAS_ETH1 54624c3aca3SDave Liu #define CONFIG_ETH1ADDR 00:04:9f:ef:03:02 54724c3aca3SDave Liu #endif 54824c3aca3SDave Liu 54924c3aca3SDave Liu #define CONFIG_BAUDRATE 115200 55024c3aca3SDave Liu 551*79f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 55224c3aca3SDave Liu 55324c3aca3SDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 55424c3aca3SDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 55524c3aca3SDave Liu 55624c3aca3SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 55724c3aca3SDave Liu "netdev=eth0\0" \ 55824c3aca3SDave Liu "consoledev=ttyS0\0" \ 55924c3aca3SDave Liu "ramdiskaddr=1000000\0" \ 56024c3aca3SDave Liu "ramdiskfile=ramfs.83xx\0" \ 561*79f516bcSKim Phillips "fdtaddr=780000\0" \ 562270fe261SKim Phillips "fdtfile=mpc832x_mds.dtb\0" \ 56324c3aca3SDave Liu "" 56424c3aca3SDave Liu 56524c3aca3SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 56624c3aca3SDave Liu "setenv bootargs root=/dev/nfs rw " \ 56724c3aca3SDave Liu "nfsroot=$serverip:$rootpath " \ 56824c3aca3SDave Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 56924c3aca3SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 57024c3aca3SDave Liu "tftp $loadaddr $bootfile;" \ 57124c3aca3SDave Liu "tftp $fdtaddr $fdtfile;" \ 57224c3aca3SDave Liu "bootm $loadaddr - $fdtaddr" 57324c3aca3SDave Liu 57424c3aca3SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 57524c3aca3SDave Liu "setenv bootargs root=/dev/ram rw " \ 57624c3aca3SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 57724c3aca3SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 57824c3aca3SDave Liu "tftp $loadaddr $bootfile;" \ 57924c3aca3SDave Liu "tftp $fdtaddr $fdtfile;" \ 58024c3aca3SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 58124c3aca3SDave Liu 58224c3aca3SDave Liu 58324c3aca3SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 58424c3aca3SDave Liu 58524c3aca3SDave Liu #endif /* __CONFIG_H */ 586